欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: GS8662R18E-200I
廠商: GSI TECHNOLOGY
元件分類: DRAM
英文描述: 72Mb SigmaCIO DDR-II Burst of 4 SRAM
中文描述: 4M X 18 DDR SRAM, 0.45 ns, PBGA165
封裝: 15 MM X 17 MM, 1MM PITCH, FPBGA-165
文件頁數: 11/37頁
文件大小: 942K
代理商: GS8662R18E-200I
Preliminary
GS8662R08/09/18/36E-333/300/250/200/167
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 9/2005
11/37
2005, GSI Technology
FLXDrive-II Output Driver Impedance Control
HSTL I/O SigmaCIO DDR-II SRAMs are supplied with programmable impedance output drivers. The ZQ pin must be connected
to V
SS
via an external resistor, RQ, to allow the SRAM to monitor and adjust its output driver impedance. The value of RQ must be
5X the value of the desired RAM output impedance. The allowable range of RQ to guarantee impedance matching continuously is
between 150
and 300
. Periodic readjustment of the output driver impedance is necessary as the impedance is affected by drifts
in supply voltage and temperature. The SRAM’s output impedance circuitry compensates for drifts in supply voltage and
temperature. A clock cycle counter periodically triggers an impedance evaluation, resets and counts again. Each impedance
evaluation may move the output driver impedance level one step at a time towards the optimum level. The output driver is
implemented with discrete binary weighted impedance steps. Updates of pull-down drive impedance occur whenever a driver is
producing a “1” or is High-Z. Pull-up drive impedance is updated when a driver is producing a “0” or is High-Z.
Common I/O SigmaCIO DDR-II B4 SRAM Truth Table
K
n
LD
R/W
DQ
Operation
A + 0
A + 1
A + 2
A + 3
1
X
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Deselect
0
0
D@K
n+1
D@K
n+1
D@K
n+2
D@K
n+2
Write
0
1
Q@K
n+1
or
C
n+1
Q@K
n+2
or
C
n+2
Q@K
n+2
or
C
n+2
Q@K
n+3
or
C
n+3
Read
Note:
Q is controlled by K clocks if C clocks are not used.
相關PDF資料
PDF描述
GS8662R18E-250 72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R18E-250I 72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R18E-300 72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R18E-300I 72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R18E-333 72Mb SigmaCIO DDR-II Burst of 4 SRAM
相關代理商/技術參數
參數描述
GS8662R18E-250 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R18E-250I 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R18E-300 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
GS8662R18E-300I 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 72MBIT 4MX18 0.45NS 165FBGA - Trays
GS8662R18E-333 制造商:GSI 制造商全稱:GSI Technology 功能描述:72Mb SigmaCIO DDR-II Burst of 4 SRAM
主站蜘蛛池模板: 荣昌县| 平潭县| 昌都县| 龙山县| 于田县| 建昌县| 磐安县| 历史| 岑巩县| 萨嘎县| 广东省| 甘南县| 察哈| 合江县| 内丘县| 禹州市| 安国市| 白玉县| 安达市| 辉县市| 盐城市| 桑植县| 乐都县| 云梦县| 陆良县| 喜德县| 墨竹工卡县| 手游| 绍兴县| 阳信县| 龙门县| 措美县| 丰原市| 手游| 迭部县| 广汉市| 枞阳县| 永年县| 都江堰市| 芜湖市| 镇宁|