欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: LM98501
廠商: National Semiconductor Corporation
英文描述: 10-Bit, 27 MSPS Camera Signal Processor
中文描述: 10位,27 MSPS的攝像機信號處理器
文件頁數: 14/24頁
文件大?。?/td> 490K
代理商: LM98501
System Overview
(Continued)
PROGRAMMABLE GAIN AMPLIFIER
In a CCD imager, there may be millions of photo diodes that
normally have some gain variation from pixel to pixel. Other
gain errors are generated by the amount of light transmis-
sion and the quality of the color filters on the front of each
pixel of the imager. These filters make it possible for camera
to recognize color; therefore, each filter has to have correct
gain in order to generate the electronic voltages that would
be equal to white. Luminosity of a scene may have a color-
cast, and the gain of a pixel must be changed in order to
compensate for the colorcast. These three sources of gain
error associated with each pixel are compensated for with a
wide bandwidth programmable gain amplifier that operates
at a pixel rate. The amplifier has a gain ranging from
0 dB–32 dB, and is “linear in dB” as shown in Figure 16 A
linear in dB amplifier contains more gain steps in the lower
portion of the gain range so that color balance may be main-
tained during low light levels.
AUXILIARY INPUT
The LM98501 includes a high-level video switch that allows
a recorder playback video signal to be selected instead of
the camera image. This feature is especially useful when
adding electronic titles to images in the digital domain. In ad-
dition, the PGA gain and DAC offset are set to register 0 in
each case; therefore, appropriate gain and offset values
should be written to PGAgain and DAC offset register 0 prior
AUX IN usage.
BLACK LEVEL CLAMP
CCD signal processors require a reference level for the
proper handling of input signals; this reference level is com-
monly referred to as the black level. The LM98501 is de-
signed to determine a signal’s black level during the CCD im-
ager’s optical black pixels.
The LM98501 provides both an analog clamp and a digital
black level correction loop. Pulsing the ACLP pin during op-
tical black pixels causes the analog clamp circuitry to re-
move the offset associated with the input signal. During
dummy black pixels at the end of a horizontal line, setting the
BLKCLP pin for a minimum of 20 CLK cycles enables the
digital black level correction loop.
Actual black level correction may be performed through one
of two available methods— automatic or manual. In auto-
matic mode, the black level is sampled from the ADC output
during black pixels by setting the BLKCLP input of the
LM98501. The ADC black level output value is then aver-
aged over eight pixels and subtracted from the desired black
level stored in the black level configuration register. The re-
sult of the subtraction may then be integrated by a preset
scaling factor, effectively smoothing any sharp transitions
present in the black level signal, before the resulting error is
finally applied to the input of the PGA as an analog offset
generated by the DAC. The offset integration scaling factor is
stored in two bits of the software control register 0, and the
values available range from the full offset to offset
divided-by-16. In addition, an offset output enable bit is pro-
vided in the software control register 0, which when set,
routes the offset value to the digital output bus rather than
the DAC. Use of the automatic mode involves enabling the
black level offset auto-calibration bit in the software control
register 0 through the serial interface.
The manual method is intended for use with processing sys-
tems where the desired black level correction loop is exter-
nal to the LM98501. In this mode, up to four available con-
figuration registers may be used to store predetermined
offset values that will be applied on a pixel-rate basis. During
the vertical interval, new values may be stored in these reg-
isters for each horizontal line.
DS101292-10
FIGURE 9. Correlated Double Sampling
DS101292-11
FIGURE 10. Digital Black Level Correction Loop
L
www.national.com
14
相關PDF資料
PDF描述
LMC555CBPEVAL CMOS Timer
LMC555CN CMOS Timer
LMC555 CMOS Timer
LMC555CM CMOS Timer
LMC555CMM CMOS Timer
相關代理商/技術參數
參數描述
LM98501A WAF 制造商:Texas Instruments 功能描述:
LM98501CCVBH 制造商:NSC 制造商全稱:National Semiconductor 功能描述:10-Bit, 27 MSPS Camera Signal Processor
LM98501VBH WAF 制造商:Texas Instruments 功能描述:
LM98502A WAF 制造商:Texas Instruments 功能描述:
LM98503 制造商:NSC 制造商全稱:National Semiconductor 功能描述:10-Bit, 18 MSPS Camera Signal Processor
主站蜘蛛池模板: 房山区| 黄梅县| 洪湖市| 康定县| 买车| 历史| 榆林市| 天气| 中方县| 延安市| 淮北市| 横山县| 临泽县| 从江县| 孝昌县| 乌鲁木齐县| 黄浦区| 丰县| 大竹县| 建瓯市| 永靖县| 方正县| 财经| 湖口县| 滨州市| 丁青县| 饶阳县| 上高县| 东阿县| 如皋市| 沙田区| 营山县| 横峰县| 孟连| 都昌县| 镇远县| 缙云县| 广东省| 华阴市| 梁河县| 镶黄旗|