欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: LMU112
廠商: Logic Devices Incorporated
英文描述: 12 x 12-bit Parallel Multiplier
中文描述: 12 × 12位并行乘法器
文件頁數: 1/6頁
文件大小: 46K
代理商: LMU112
DEVICES INCORPORATED
LMU112
12 x 12-bit Parallel Multiplier
12 x 12-bit Parallel Multiplier
Multipliers
08/16/2000–LDS.112-K
1
K
25 ns Worst-Case Multiply Time
K
Low Power CMOS Technology
K
Replaces Fairchild MPY112K
K
Two’s Complement or Unsigned
Operands
K
Three-State Outputs
K
Package Styles Available:
48-pin PDIP
52-pin PLCC, J-Lead
FEATURES
DESCRIPTION
DEVICES INCORPORATED
The
LMU112
is a high-speed, low
power 12-bit parallel multiplier built
using advanced CMOS technology.
The LMU112 is pin and functionally
compatible with Fairchilds’s MPY112K.
The A and B input operands are
loaded into their respective registers
on the rising edge of the separate
clock inputs (CLK A and CLK B).
Two’s complement or unsigned
magnitude operands are accommo-
dated via the operand control bit (TC)
LMU112 B
LOCK
D
IAGRAM
A REGISTER
CLK A
CLK B
12
12
24
OE
B
11-0
A
11-0
R
23-8
TC
FORMAT ADJUST
16
B REGISTER
RESULT REGISTER
16
which is loaded along with the B
operands. The operands are specified
to be in two’s complement format
when TC is asserted and unsigned
magnitude when TC is deasserted.
Mixed mode operation is not allowed.
For two’s complement operands, the
17 most significant bits at the output
of the asynchronous multiplier array
are shifted one bit position to the left.
This is done to discard the redundant
copy of the sign-bit, which is in the
most significant bit position, and
extend the bit precision by one bit.
The result is then truncated to the 16
MSB’s and loaded into the output
register on the rising edge of CLK B.
The contents of the output register are
made available via three-state buffers
by asserting OE. When OE is de-
asserted, the outputs (R
23-8
) are in the
high impedance state.
相關PDF資料
PDF描述
LMU112PC25 12 x 12-bit Parallel Multiplier
LMU112PC50 12 x 12-bit Parallel Multiplier
LMU216 High-Speed, Low Power, 16-Bit Parallel Multiplier(高速,低功耗,16位并行乘法器)
LMU16 16 x 16-bit Parallel Multiplier
LMU216JC20 16 x 16-bit Parallel Multiplier
相關代理商/技術參數
參數描述
LMU112DC25 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Multiplier
LMU112DC50 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Multiplier
LMU112DC60 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Multiplier
LMU112DCR 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Logic IC
LMU112DCR50 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Logic IC
主站蜘蛛池模板: 裕民县| 凌源市| 翁源县| 安新县| 宁海县| 建湖县| 靖西县| 准格尔旗| 深泽县| 榕江县| 精河县| 上高县| 丘北县| 定结县| 正阳县| 霸州市| 仪陇县| 全南县| 承德市| 枣庄市| 甘泉县| 寻乌县| 新津县| 青海省| 平山县| 郓城县| 贵港市| 蒲城县| 城固县| 凉山| 本溪| 吉木萨尔县| 姜堰市| 治多县| 高台县| 舞钢市| 闵行区| 泾川县| 抚顺市| 定州市| 老河口市|