欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: THS5661AIDWG4
廠商: TEXAS INSTRUMENTS INC
元件分類: DAC
英文描述: PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 12-BIT DAC, PDSO28
封裝: GREEN, PLASTIC, SOIC-28
文件頁數(shù): 8/32頁
文件大小: 821K
代理商: THS5661AIDWG4
THS5661A
12-BIT, 125 MSPS, CommsDAC
DIGITAL-TO-ANALOG CONVERTER
SLAS247B – NOVEMBER 1999 REVISED SEPTEMBER 2002
16
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
APPLICATION INFORMATION
The THS5661A architecture is based on current steering, combining high update rates with low power
consumption. The CMOS device consists of a segmented array of PMOS transistor current sources, which are
capable of delivering a full-scale current up to 20 mA. High-speed differential current switches direct the current
of each current source to either one of the output nodes, IOUT1 or IOUT2. The complementary output currents
thus enable differential operation, canceling out common mode noise sources (on-chip and PCB noise), dc
offsets, even order distortion components, and increasing signal output power by a factor of two. Major
advantages of the segmented architecture are minimum glitch energy, excellent DNL, and very good dynamic
performance. The DAC’s high output impedance of >300 k
and fast switching result in excellent dynamic
linearity (spurious free dynamic range SFDR).
The full-scale output current is set using an external resistor RBIAS in combination with an on-chip bandgap
voltage reference source (1.2 V) and control amplifier. The current IBIAS through resistor RBIAS is mirrored
internally to provide a full-scale output current equal to 32 times IBIAS. The full-scale current can be adjusted
from 20 mA down to 2 mA.
data interface and timing
The THS5661A comprises separate analog and digital supplies, i.e. AVDD and DVDD. The digital supply voltage
can be set from 5.5 V down to 3 V, thus enabling flexible interfacing with external logic. The THS5661A provides
two operating modes, as shown in Table 1. Mode 0 (mode pin connected to DGND) supports a straight binary
input data word format, whereas mode 1 (mode pin connected to DVDD) sets a twos complement input
configuration.
Figure 29 shows the timing diagram. Internal edge-triggered flip-flops latch the input word on the rising edge
of the input clock. The THS5661A provides for minimum setup and hold times (> 1 ns), allowing for noncritical
external interface timing. Conversion latency is one clock cycle for both modes. The clock duty cycle can be
chosen arbitrarily under the timing constraints listed in the digital specifications table. However, a 50% duty cycle
will give optimum dynamic performance. Figure 30 shows a schematic of the equivalent digital inputs of the
THS5661A, valid for pins D11–D0, SLEEP, and CLK. The digital inputs are CMOS-compatible with logic
thresholds of DVDD/2 ±20%. Since the THS5661A is capable of being updated up to 125 MSPS, the quality of
the clock and data input signals are important in achieving the optimum performance. The drivers of the digital
data interface circuitry should be specified to meet the minimum setup and hold times of the THS5661A, as well
as its required min/max input logic level thresholds. Typically, the selection of the slowest logic family that
satisfies the above conditions will result in the lowest data feed-through and noise. Additionally, operating the
THS5661A with reduced logic swings and a corresponding digital supply (DVDD) will reduce data feed-through.
Note that the update rate is limited to 70 MSPS for a digital supply voltage DVDD of 3 V to 3.6 V.
相關PDF資料
PDF描述
THS5661AIDWRG4 PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 12-BIT DAC, PDSO28
THS5661AIPWRG4 PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 12-BIT DAC, PDSO28
THS5661AIPW PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 12-BIT DAC, PDSO28
THS5661AIDWR PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 12-BIT DAC, PDSO28
THS5661AIPWR PARALLEL, WORD INPUT LOADING, 0.035 us SETTLING TIME, 12-BIT DAC, PDSO28
相關代理商/技術參數(shù)
參數(shù)描述
THS5661AIDWR 功能描述:數(shù)模轉換器- DAC 12-Bit 125 MSPS CommsDAC RoHS:否 制造商:Texas Instruments 轉換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
THS5661AIDWRG4 功能描述:數(shù)模轉換器- DAC 12-Bit 125 MSPS CommsDAC RoHS:否 制造商:Texas Instruments 轉換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
THS5661AIPW 功能描述:數(shù)模轉換器- DAC 12-Bit 125 MSPS CommsDAC RoHS:否 制造商:Texas Instruments 轉換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
THS5661AIPW 制造商:Texas Instruments 功能描述:IC 12-BIT 125 MSPS D/A 28-TSSOP
THS5661AIPWG4 功能描述:數(shù)模轉換器- DAC 12-Bit 125 MSPS CommsDAC RoHS:否 制造商:Texas Instruments 轉換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
主站蜘蛛池模板: 额尔古纳市| 原阳县| 平乐县| 锦屏县| 永仁县| 高唐县| 炎陵县| 贵州省| 石首市| 巨野县| 五台县| 铜川市| 炎陵县| 利辛县| 永吉县| 兴隆县| 泾川县| 旺苍县| 青浦区| 丹寨县| 扎鲁特旗| 威信县| 庄河市| 沅陵县| 禹州市| 象山县| 台江县| 左权县| 闻喜县| 湛江市| 普宁市| 安庆市| 沛县| 开江县| 开鲁县| 灵川县| 麦盖提县| 巴青县| 南澳县| 永泰县| 台中县|