欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TLV1578IDAR
廠商: TEXAS INSTRUMENTS INC
元件分類: ADC
英文描述: 8-CH 10-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PDSO32
封裝: GREEN, PLASTIC, TSSOP-32
文件頁數: 6/33頁
文件大小: 627K
代理商: TLV1578IDAR
TLV1571, TLV1578
2.7 V TO 5.5 V, 1-/8-CHANNEL, 10-BIT,
PARALLEL ANALOG-TO-DIGITAL CONVERTERS
SLAS170D –MARCH 1999 – REVISED JULY 2000
14
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
software START conversion (continued)
system clock source
The TLV1571/TLV1578 internally derives multiple clocks from the SYSCLK for different tasks. SYSCLK is used
for most conversion subtasks. The source of SYSCLK is programmable via control register zero bit 5. The
source of SYSCLK is changed at the rising edge of WR of the cycle when CR0.D5 is programmed.
internal clock (CR0.D5 = 0, SYSCLK = internal OSC)
The TLV1571/TLV1578 has a built-in 10 MHz OSC. When the internal OSC is selected as the source of
SYSCLK, the internal clock starts with a delay (one half of the OSC period max) after the falling edge of the
conversion trigger (either WR, RD, or CSTART). The OSC speed can be set to 10
± 1 MHz or 20 ± 2 MHz by
setting register bit CR1.6.
external clock (CR0.D5 = 1, SYSCLK = external clock)
The TLV1571/TLV1578 is designed to accept an external clock input (CMOS/TTL logic) with frequencies from
1 MHz to 20 MHz.
host processor interface
The TLV1571/TLV1578 provides a generic high-speed parallel interface that is compatible with
high-performance DSPs and general-purpose microprocessors. The interface includes D(0–9), INT/EOC, RD,
and WR.
output format
The data output format is unipolar (code 0 to 1023) when the device is operated in single-ended input mode.
The output code format can be either binary or twos complement by setting register bit CR1.D3.
power up and initialization
After power up, CS must be low to begin an I/O cycle. INT/EOC is initially high. The TLV1571/TLV1578 requires
two write cycles to configure the two control registers. The first conversion after the device has returned from
the power-down state may be invalid and should be disregarded.
definitions of specifications and terminology
integral nonlinearity
Integral nonlinearity refers to the deviation of each individual code from a line drawn from zero through full scale.
The point used as zero occurs 1/2 LSB before the first code transition. The full-scale point is defined as level
1/2 LSB beyond the last code transition. The deviation is measured from the center of each particular code to
the true straight line between these two points.
differential nonlinearity
An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value.
A differential nonlinearity error of less than
±1 LSB ensures no missing codes.
zero offset
The major carry transition should occur when the analog input is at zero volts. Zero error is defined as the
deviation of the actual transition from that point.
gain error
The first code transition should occur at an analog value 1/2 LSB above negative full scale. The last transition
should occur at an analog value 1 1/2 LSB below the nominal full scale. Gain error is the deviation of the actual
difference between first and last code transitions and the ideal difference between first and last code transitions.
相關PDF資料
PDF描述
TLV2541IDR 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8
TLV2541CDGKR 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8
TLV2545CDGK 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8
TLV2545CDGKG4 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8
TLV2542CDGK 2-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8
相關代理商/技術參數
參數描述
TLV1701AIDBVR 功能描述:Comparator General Purpose Open Collector SOT-23-5 制造商:texas instruments 系列:- 包裝:剪切帶(CT) 零件狀態:有效 類型:通用 元件數:1 輸出類型:開路集電極 電壓 - 電源,單/雙(±):2.2 V ~ 36 V,±1.1 V ~ 18 V 電壓 - 輸入失調(最大值):3.5mV 電流 - 輸入偏置(最大值):15nA 電流 - 輸出(典型值):20mA 電流 - 靜態(最大值):75μA CMRR,PSRR(典型值):- 傳播延遲(最大值):560ns 滯后:- 工作溫度:-40°C ~ 125°C 封裝/外殼:SC-74A,SOT-753 安裝類型:表面貼裝 供應商器件封裝:SOT-23-5 標準包裝:1
TLV1701AIDBVT 功能描述:Comparator General Purpose Open Collector SOT-23-5 制造商:texas instruments 系列:- 包裝:剪切帶(CT) 零件狀態:有效 類型:通用 元件數:1 輸出類型:開路集電極 電壓 - 電源,單/雙(±):2.2 V ~ 36 V,±1.1 V ~ 18 V 電壓 - 輸入失調(最大值):3.5mV 電流 - 輸入偏置(最大值):15nA 電流 - 輸出(典型值):20mA 電流 - 靜態(最大值):75μA CMRR,PSRR(典型值):- 傳播延遲(最大值):560ns 滯后:- 工作溫度:-40°C ~ 125°C 封裝/外殼:SC-74A,SOT-753 安裝類型:表面貼裝 供應商器件封裝:SOT-23-5 標準包裝:1
TLV1701AIDCKR 功能描述:Comparator General Purpose Open Collector SC-70-5 制造商:texas instruments 系列:- 包裝:剪切帶(CT) 零件狀態:有效 類型:通用 元件數:1 輸出類型:開路集電極 電壓 - 電源,單/雙(±):2.2 V ~ 36 V,±1.1 V ~ 18 V 電壓 - 輸入失調(最大值):3.5mV 電流 - 輸入偏置(最大值):15nA 電流 - 輸出(典型值):20mA 電流 - 靜態(最大值):75μA CMRR,PSRR(典型值):- 傳播延遲(最大值):560ns 滯后:- 工作溫度:-40°C ~ 125°C 封裝/外殼:5-TSSOP,SC-70-5,SOT-353 安裝類型:表面貼裝 供應商器件封裝:SC-70-5 標準包裝:1
TLV1701AIDCKT 功能描述:Comparator General Purpose Open Collector SC-70-5 制造商:texas instruments 系列:- 包裝:剪切帶(CT) 零件狀態:有效 類型:通用 元件數:1 輸出類型:開路集電極 電壓 - 電源,單/雙(±):2.2 V ~ 36 V,±1.1 V ~ 18 V 電壓 - 輸入失調(最大值):3.5mV 電流 - 輸入偏置(最大值):15nA 電流 - 輸出(典型值):20mA 電流 - 靜態(最大值):75μA CMRR,PSRR(典型值):- 傳播延遲(最大值):560ns 滯后:- 工作溫度:-40°C ~ 125°C 封裝/外殼:5-TSSOP,SC-70-5,SOT-353 安裝類型:表面貼裝 供應商器件封裝:SC-70-5 標準包裝:1
TLV1701AIDRLT 功能描述:Comparator General Purpose Open Collector SOT-5 制造商:texas instruments 系列:- 包裝:剪切帶(CT) 零件狀態:有效 類型:通用 元件數:1 輸出類型:開路集電極 電壓 - 電源,單/雙(±):2.2 V ~ 36 V,±1.1 V ~ 18 V 電壓 - 輸入失調(最大值):3.5mV 電流 - 輸入偏置(最大值):15nA 電流 - 輸出(典型值):20mA 電流 - 靜態(最大值):75μA CMRR,PSRR(典型值):- 傳播延遲(最大值):560ns 滯后:- 工作溫度:-40°C ~ 125°C 封裝/外殼:SOT-553 安裝類型:表面貼裝 供應商器件封裝:SOT-5 標準包裝:1
主站蜘蛛池模板: 东港市| 雷州市| 拜泉县| 泰顺县| 静乐县| 增城市| 玛曲县| 乌拉特中旗| 尼木县| 商河县| 诏安县| 绥棱县| 同德县| 博白县| 巴彦淖尔市| 北安市| 乌兰县| 平和县| 八宿县| 乌拉特中旗| 屯昌县| 泰来县| 三明市| 和硕县| 翼城县| 安化县| 普定县| 晋城| 绵竹市| 呼图壁县| 黑龙江省| 辽阳县| 海兴县| 清苑县| 涟水县| 黎城县| 普安县| 叙永县| 新巴尔虎右旗| 富宁县| 永新县|