欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TSB12LV26PZ
廠商: Texas Instruments, Inc.
英文描述: OHCI-Lynx PCI-BASED IEEE 1394 HOST CONTROLLER
中文描述: OHCI的山貓基于PCI的1394主控制器
文件頁數: 62/106頁
文件大小: 605K
代理商: TSB12LV26PZ
5
6
Step 1:
Isochronous header quadlet is loaded into header0 register at 38h through a write
operation from the microcontroller interface.
Step 2:
Header quadlet is forwarded to the transmitter of the link core.
Step 3:
Packet data (payload only) is transmitted through the data mover directly to the transmitter
of the link core.
Step 4:
Isochronous packet is sent to the 1394 bus through the Phy.
NOTE:
The data coming through the data mover port is typically supplied by an external
fast memory block (i.e., FIFO, DRAM). This external memory logic may begin
transmitting data through to the data mover port exactly one DMCLK cycle after the
DMPRE output pin on the GP2Lynx is asserted high.
5.1.2.2
Isochronous Packet Transmit Without Automatic Header Insertion
In this mode, the packet header and data information is loaded through the data mover port. This mode is
sometimes called isochronous packet transmit with manual header insertion. This is because the header
quadlet is not preloaded into the header0 register via the microcontroller interface. Instead, it is inserted
manually
into the data stream at the same time as the rest of the packet. The following steps further illustrate
the process:
Step 1:
Isochronous header information (only one header quadlet in this case) is fetched into the
header0 register at 38h through the data mover port.
Step 2:
Header quadlet is forwarded to the transmitter of the link core.
Step 3:
Packet data (payload only) is transmitted through the data mover directly to the transmitter
of the link core.
Step 4:
Isochronous packet is sent to the 1394 bus through the Phy.
CFR REGISTER
Step 4
Data
Mover
Port
Header0 Register at 38h
LINK CORE
Transmitter
Receiver
Step 2
Step 3 (Packet Data)
Packet sent
to 1394 bus
through the
Phy
Step 1 (header fetched)
Step 1
(header supplied)
Step 3
(packet data)
Figure 5
8. Isochronous Transmit Without Auto Header Insertion
相關PDF資料
PDF描述
TSB14AA1 FPGA (Field-Programmable Gate Array)
TSB14AA1I FPGA (Field-Programmable Gate Array)
TSB14AA1T FPGA (Field-Programmable Gate Array)
TSB14C01MHV IC APEX 20KE FPGA 160K 484-FBGA
TSB14C01HV 5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
相關代理商/技術參數
參數描述
TSB12LV26PZT 功能描述:1394 接口集成電路 OHCI-Lynx PCI-Based Host Controller RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB12LV26PZTG4 功能描述:1394 接口集成電路 OHCI-Lynx PCI-Based IEEE1394 Host Cntrlr RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB12LV26TPZEP 功能描述:1394 接口集成電路 Mil Enh OHCI-Lynx IEEE 1394 Host Cntlr RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB12LV31 制造商:TI 制造商全稱:Texas Instruments 功能描述:IEEE 1394-1995 TRIPLE-CABLE TRANSCEIVER/ARBITER
TSB12LV31PZ 制造商:TI 制造商全稱:Texas Instruments 功能描述:IEEE 1394-1995 General-Purpose Link-Layer Controller
主站蜘蛛池模板: 巴林左旗| 哈巴河县| 岑溪市| 柳江县| 伊金霍洛旗| 柳林县| 格尔木市| 峡江县| 瓦房店市| 宁晋县| 英德市| 屏东县| 都兰县| 乐陵市| 英山县| 渭南市| 华蓥市| 五常市| 吴桥县| 永顺县| 吴川市| 株洲县| 金乡县| 文安县| 本溪市| 泰安市| 分宜县| 隆回县| 大兴区| 林西县| 鄯善县| 北川| 赞皇县| 左云县| 阳高县| 都匀市| 高雄县| 临沂市| 汉沽区| 南江县| 德安县|