欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: XC2S100-5TQG144C
廠商: Xilinx Inc
文件頁數: 39/99頁
文件大小: 0K
描述: IC SPARTAN-II FPGA 100K 144-TQFP
標準包裝: 60
系列: Spartan®-II
LAB/CLB數: 600
邏輯元件/單元數: 2700
RAM 位總計: 40960
輸入/輸出數: 92
門數: 100000
電源電壓: 2.375 V ~ 2.625 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 144-LQFP
供應商設備封裝: 144-TQFP(20x20)
產品目錄頁面: 599 (CN2011-ZH PDF)
其它名稱: 122-1305
Spartan-II FPGA Family: Functional Description
DS001-2 (v2.8) June 13, 2008
Module 2 of 4
Product Specification
44
R
GTL
A sample circuit illustrating a valid termination technique for
GTL is shown in Figure 42. Table 20 lists DC voltage
specifications for the GTL standard. See "DC
Specifications" in Module 3 for the actual FPGA
characteristics.
GTL+
A sample circuit illustrating a valid termination technique for
GTL+ appears in Figure 43. DC voltage specifications
appear in Table 21 for the GTL+ standard. See "DC
Specifications" in Module 3 for the actual FPGA
characteristics.
HSTL Class I
A sample circuit illustrating a valid termination technique for
HSTL_I appears in Figure 44. DC voltage specifications
appear in Table 22 for the HSTL_1 standard. See "DC
Specifications" in Module 3 for the actual FPGA
characteristics.
Figure 42: Terminated GTL
Table 20: GTL Voltage Specifications
Parameter
Min
Typ
Max
VCCO
-N/A
-
VREF = N × VTT(1)
0.74
0.8
0.86
VTT
1.14
1.2
1.26
VIH ≥ VREF + 0.05
0.79
0.85
-
VIL ≤ VREF – 0.05
-
0.75
0.81
VOH
--
-
VOL
-0.2
0.4
IOH at VOH (mA)
--
-
IOL at VOL (mA) at 0.4V
32
-
IOL at VOL (mA) at 0.2V
-
40
Notes:
1.
N must be greater than or equal to 0.653 and less than or
equal to 0.68.
Figure 43: Terminated GTL+
VREF = 0.8V
VCCO = NA
50
Ω
Z = 50
GTL
DS001_43_061200
VTT = 1.2V
50
Ω
VTT = 1.2V
VREF = 1.0V
VCCO = NA
50
Ω
Z = 50
GTL+
DS001_43_061200
VTT = 1.5V
50
Ω
VTT = 1.5V
Table 21: GTL+ Voltage Specifications
Parameter
Min
Typ
Max
VCCO
--
-
VREF = N × VTT(1)
0.88
1.0
1.12
VTT
1.35
1.5
1.65
VIH ≥ VREF + 0.1
0.98
1.1
-
VIL ≤ VREF – 0.1
-
0.9
1.02
VOH
--
-
VOL
0.3
0.45
0.6
IOH at VOH (mA)
-
IOL at VOL (mA) at 0.6V
36
-
IOL at VOL (mA) at 0.3V
-
48
Notes:
1.
N must be greater than or equal to 0.653 and less than or
equal to 0.68.
Figure 44: Terminated HSTL Class I
Table 22: HSTL Class I Voltage Specification
Parameter
Min
Typ
Max
VCCO
1.40
1.50
1.60
VREF
0.68
0.75
0.90
VTT
-VCCO × 0.5
-
VIH
VREF + 0.1
-
VIL
--
VREF – 0.1
VOH
VCCO – 0.4
-
VOL
0.4
IOH at VOH (mA)
–8
-
IOL at VOL (mA)
8
-
VREF = 0.75V
VCCO = 1.5V
50
Ω
Z = 50
HSTL Class I
DS001_44_061200
VTT = 0.75V
相關PDF資料
PDF描述
TACR476M003H CAP TANT 47UF 3V 20% 0805
XC3S400A-4FTG256C IC SPARTAN-3A FPGA 400K 256FTBGA
XC3S200AN-4FTG256C IC SPARTAN-3AN FPGA 200K 256FTBG
TACR476M002R CAP TANT 47UF 2V 20% 0805
RMC44DRYI CONN EDGECARD 88POS DIP .100 SLD
相關代理商/技術參數
參數描述
XC2S100-5TQG144I 制造商:Xilinx 功能描述:FPGA SPARTAN-II 100K GATES 2700 CELLS 263MHZ 2.5V 144TQFP EP - Trays 制造商:Xilinx 功能描述:XLXXC2S100-5TQG144I IC SYSTEM GATE
XC2S100-5VQ100C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-5VQ100I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S100-5VQG100C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S100-5VQG100I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
主站蜘蛛池模板: 文化| 江山市| 建平县| 西吉县| 太仆寺旗| 拉萨市| 九江市| 浪卡子县| 尖扎县| 海兴县| 宝鸡市| 建德市| 廊坊市| 中方县| 汝州市| 和平区| 枣庄市| 特克斯县| 英山县| 教育| 黄浦区| 京山县| 无极县| 石狮市| 灵山县| 和田县| 太谷县| 宁武县| 清苑县| 江华| 佛学| 渝北区| 海丰县| 奉新县| 枣庄市| 宜君县| 高密市| 温泉县| 那坡县| 海兴县| 三门峡市|