欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7712*
廠商: Analog Devices, Inc.
英文描述: Rail-to-Rail, Very Low Noise Universal Dual Filter Building Block; Package: SSOP; No of Pins: 16; Temperature Range: 0°C to +70°C
中文描述: LC2MOS信號調理模數轉換器
文件頁數: 7/28頁
文件大?。?/td> 229K
2
–7–
REV. E
AD7712
PIN FUNCTION DESCRIPTION
Pin
Mnemonic
Function
1
SCLK
Serial Clock. Logic Input/Output depending on the status of the MODE pin. When MODE is high, the
device is in its self-clocking mode and the SCLK pin provides a serial clock output. This SCLK becomes
active when
RFS
or
TFS
goes low and it goes high impedance when either
RFS
or
TFS
returns high or when
the device has completed transmission of an output word. When MODE is low, the device is in its external
clocking mode and the SCLK pin acts as an input. This input serial clock can be a continuous clock with all
data transmitted in a continuous train of pulses. Alternatively, it can be a noncontinuous clock with the
information being transmitted to the AD7712 in smaller batches of data.
Master Clock signal for the device. This can be provided in the form of a crystal or external clock. A crystal can
be tied across the MCLK IN and MCLK OUT pins. Alternatively, the MCLK IN pin can be driven with a
CMOS-compatible clock and MCLK OUT left unconnected. The clock input frequency is nominally 10 MHz.
When the master clock for the device is a crystal, the crystal is connected between MCLK IN and MCLK OUT.
Address Input. With this input low, reading and writing to the device is to the control register. With this input
high, access is to either the data register or the calibration registers.
Logic Input which allows for synchronization of the digital filters when using a number of AD7712s. It resets
the nodes of the digital filter.
Logic Input. When this pin is high, the device is in its self-clocking mode; with this pin low, the device is in its
external clocking mode.
Analog Input Channel 1. Positive input of the programmable gain differential analog input. The AIN1(+) input
is connected to an output current source which can be used to check that an external transducer has burned out
or gone open circuit. This output current source can be turned on/off via the control register.
Analog Input Channel 1. Negative input of the programmable gain differential analog input.
Logic Input. Taking this pin low shuts down the internal analog and digital circuitry, reducing power
consumption to less than 50
μ
W.
Test Pin. Used when testing the device. Do not connect anything to this pin.
Analog Negative Supply, 0 V to –5 V. Tied to AGND for single supply operation. The input voltage on AIN1
should not go > 30 mV negative w.r.t. V
SS
for correct operation of the device.
Analog Positive Supply Voltage, +5 V to +10 V.
Input Bias Voltage. This input voltage should be set such that V
BIAS
+ 0.85
×
V
REF
< AV
DD
and V
BIAS
– 0.85
×
V
REF
> V
SS
where V
REF
is REF IN(+) – REF IN(–). Ideally, this should be tied halfway between AV
DD
and V
SS
. Thus, with AV
DD
= +5 V and V
SS
= 0 V, it can be tied to REF OUT; with AV
DD
= +5 V and V
SS
=
–5 V, it can be tied to AGND, while with AV
DD
= +10 V, it can be tied to +5 V.
Reference Input. The REF IN(–) can lie anywhere between AV
DD
and V
SS
provided REF IN(+) is greater
than REF IN(–).
Reference Input. The reference input is differential providing that REF IN(+) is greater than REF IN(–).
REF IN(+) can lie anywhere between AV
DD
and V
SS
.
Reference Output. The internal +2.5 V reference is provided at this pin. This is a single-ended output
which is referred to AGND.
Analog Input Channel 2. High level analog input which accepts an analog input voltage range of
±
4
×
V
REF
/GAIN. At the nominal V
REF
of +2.5 V and a gain of 1, the AIN2 input voltage range is
±
10 V.
Ground reference point for analog circuitry.
Transmit Frame Synchronization. Active low logic input used to write serial data to the device with serial
data expected after the falling edge of this pulse. In the self-clocking mode, the serial clock becomes active
after
TFS
goes low. In the external clocking mode,
TFS
must go low before the first bit of the data word
is written to the part.
Receive Frame Synchronization. Active low logic input used to access serial data from the device. In the
self-clocking mode, the SCLK and SDATA lines both become active after
RFS
goes low. In the external
clocking mode, the SDATA line becomes active after
RFS
goes low.
2
MCLK IN
3
4
MCLK OUT
A0
5
SYNC
6
MODE
7
AIN1(+)
8
9
AIN1(–)
STANDBY
10
11
TP
V
SS
12
13
AV
DD
V
BIAS
14
REF IN(–)
15
REF IN(+)
16
REF OUT
17
AIN2
18
19
AGND
TFS
20
RFS
相關PDF資料
PDF描述
AD7712 Signal Conditioning ADC(LC2MOS信號調節A/D轉換器)
AD7713* LC2MOS Loop-Powered Signal Conditioning ADC
AD7713AN LC2MOS Loop-Powered Signal Conditioning ADC
AD7713AQ LC2MOS Loop-Powered Signal Conditioning ADC
AD7713AR LC2MOS Loop-Powered Signal Conditioning ADC
相關代理商/技術參數
參數描述
AD7712_04 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Signal Conditioning ADC
AD7712AN 功能描述:IC ADC SIGNAL COND LC2MOS 24-DIP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1 系列:- 位數:14 采樣率(每秒):83k 數據接口:串行,并聯 轉換器數目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數目和類型:1 個單端,雙極
AD7712ANZ 功能描述:IC ADC SIGNAL COND LC2MOS 24-DIP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 其它有關文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數:12 采樣率(每秒):20M 數據接口:并聯 轉換器數目:2 功率耗散(最大):155mW 電壓電源:模擬和數字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應商設備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數目和類型:4 個單端,單極;2 個差分,單極 產品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7712ANZ 制造商:Analog Devices 功能描述:IC ADC 24-BIT SIGMA DELTA
主站蜘蛛池模板: 永泰县| 天峨县| 团风县| 徐州市| 浮山县| 永春县| 阳谷县| 大石桥市| 乐昌市| 尤溪县| 盐山县| 曲麻莱县| 富蕴县| 乐山市| 乌拉特后旗| 新河县| 东明县| 博野县| 常山县| 金阳县| 沽源县| 吉水县| 陆川县| 温宿县| 阜阳市| 乐山市| 花垣县| 东兴市| 新蔡县| 滕州市| 昌图县| 巴楚县| 盐源县| 武汉市| 北票市| 紫阳县| 长沙市| 金秀| 南召县| 和顺县| 博白县|