欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7760BSV
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 2.5 MSPS, 20-Bit ADC
中文描述: 1-CH 20-BIT DELTA-SIGMA ADC, PARALLEL ACCESS, PQFP64
封裝: TQFP-64
文件頁數: 14/22頁
文件大小: 868K
代理商: AD7760BSV
AD7760
Preliminary Technical Data
CLOCKING THE AD7760
The AD7760 requires an external low jitter clock source. This
signal is applied to the MCLK and MCLK pins. An internal
clock signal (ICLK) is derived from the MCLK input signal.
This ICLK controls all the internal operation of the AD7760.
The maximum ICLK frequency is 20MHz but due to an internal
clock divider, a range of MCLK frequencies can be used. There
are three possibilities available to generate the ICLK:
Rev. PrN | Page 14 of 22
1.
ICLK = MCLK (CDIV[1:0] = 10)
2.
ICLK = MCLK / 2 (CDIV[1:0] = 00)
3.
ICLK = MCLK / 4 (CDIV[1:0] = 01)
These options are selected from the control register (See
Register Section for further details). On power-up, the default is
ICLK = MCLK / 4 to ensure that the part can handle the
maximum MCLK frequency of 80MHz. If the user wishes to get
output data rates equal to those used in audio systems, a 12.288
MHz ICLK frequency can be used. As shown in Table 5, output
data rates of 192, 96 and 48kHz are achievable with this ICLK
frequency. As mentioned previously, this ICLK frequency can
be derived from different MCLK frequencies.
The MCLK jitter requirements depend on a number of factors
and are given by the following equation:
20
)
(
)
(
10
2
dB
SNR
IN
RMS
j
f
OSR
t
×
×
×
=
π
OSR = Over-sampling ratio =
ODR
f
ICLK
f
IN
= Maximum Input Frequency
SNR(dB) = Target SNR.
Taking an example from Table 5:
ODR = 2.5MHz,
f
ICLK
= 20MHz,
f
IN
(max) = 1MHz, SNR =
108dB
ps
t
RMS
j
79
.
10
10
2
8
4
6
)
(
=
×
×
×
=
π
This is the maximum allowable clock jitter for a full-scale
1MHz input tone with the given ICLK and Output Data Rate.
Taking a second example from Table 5:
ODR = 48kHz,
f
ICLK
= 12.288MHz,
f
IN
(max) = 19.2kHz, SNR =
120dB
ps
t
RMS
j
133
10
10
2
19
2
256
×
6
3
)
(
=
×
×
×
=
π
The input amplitude also has an effect on these jitter figures. If,
for example, the input level was 3dB down from full-scale, the
allowable jitter would be increased by a factor of √2 increasing
the first example to 2.53ps RMS. This is due to the fact that the
maximum slew rate is reduced by a reduction in amplitude.
Figure 14 and Figure 15 illustrate this point showing the
maximum slew rate of a sine wave of the same frequency but
with different amplitudes.
Figure 14. Maximum Slew Rate of Sine Wave with Amplitude of 2V Pk-Pk
Figure 15. Maximum Slew Rate of Same Frequency Sine Wave with
Amplitude of 1V Pk-Pk
相關PDF資料
PDF描述
AD7769 LC2MOS Analog I/O Port
AD7769AN LC2MOS Analog I/O Port
AD7769AP LC2MOS Analog I/O Port
AD7769JN LC2MOS Analog I/O Port
AD7769JP LC2MOS Analog I/O Port
相關代理商/技術參數
參數描述
AD7760BSVZ 功能描述:IC ADC 24BIT 2.5MSPS 64TQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 其它有關文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數:12 采樣率(每秒):20M 數據接口:并聯 轉換器數目:2 功率耗散(最大):155mW 電壓電源:模擬和數字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應商設備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數目和類型:4 個單端,單極;2 個差分,單極 產品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7760BSVZ-REEL 功能描述:IC ADC 24BIT 2.5MSPS 64TQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1 系列:- 位數:14 采樣率(每秒):83k 數據接口:串行,并聯 轉換器數目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數目和類型:1 個單端,雙極
AD7761BSTZ 功能描述:16 Bit Analog to Digital Converter 8 Input 8 Sigma-Delta 64-LQFP (10x10) 制造商:analog devices inc. 系列:- 包裝:托盤 零件狀態:有效 位數:16 采樣率(每秒):256k 輸入數:8 輸入類型:差分 數據接口:SPI 配置:ADC 無線電 - S/H:ADC:- A/D 轉換器數:8 架構:三角積分 參考類型:外部 電壓 - 電源,模擬:2 V ~ 5.5 V 電壓 - 電源,數字:- 特性:同步采樣 工作溫度:-40°C ~ 105°C 封裝/外殼:64-LQFP 供應商器件封裝:64-LQFP(10x10) 標準包裝:1
AD7761BSTZ-RL 功能描述:16 Bit Analog to Digital Converter 8 Input 8 Sigma-Delta 64-LQFP (10x10) 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態:有效 位數:16 采樣率(每秒):256k 輸入數:8 輸入類型:差分 數據接口:SPI 配置:ADC 無線電 - S/H:ADC:- A/D 轉換器數:8 架構:三角積分 參考類型:外部 電壓 - 電源,模擬:2 V ~ 5.5 V 電壓 - 電源,數字:- 特性:同步采樣 工作溫度:-40°C ~ 105°C 封裝/外殼:64-LQFP 供應商器件封裝:64-LQFP(10x10) 標準包裝:1,500
AD7762 制造商:AD 制造商全稱:Analog Devices 功能描述:24-Bit, 8.5 mW, 109 dB, 128/64/32 kSPS ADCs
主站蜘蛛池模板: 大田县| 定襄县| 呼玛县| 马关县| 汉寿县| 祁阳县| 临漳县| 宁强县| 新津县| 红安县| 台南县| 淄博市| 翼城县| 巴彦淖尔市| 视频| 永登县| 加查县| 黔西| 永济市| 健康| 迁安市| 水城县| 泗水县| 邵武市| 临沧市| 洪雅县| 普陀区| 阿拉善盟| 郯城县| 宜川县| 汶上县| 灵丘县| 江油市| 鲁甸县| 荣成市| 通榆县| 灵川县| 靖江市| 杭州市| 通渭县| 宽城|