欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7865AS-1
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
中文描述: 4-CH 14-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, PQFP44
封裝: PLASTIC, QFP-44
文件頁數: 11/19頁
文件大小: 195K
代理商: AD7865AS-1
AD7865
–11–
REV. A
AD7865-3
Figure 4 shows the analog input section of the AD7865-3. The
analog input range is
±
2.5 V on the V
INxA
input. The V
INxB
input can be left unconnected but if it is connected to a poten-
tial then that potential must be AGND.
AD7865-3
V
INxA
TRACK/
HOLD
TO ADC
REFERENCE
CIRCUITRY
TO INTERNAL
COMPARATOR
R1
R2
6k
V
+2.5V
REFERENCE
V
INxB
V
REF
Figure 4. AD7865-3 Analog Input Structure
For the AD7865-3, R1 = 4 k
and R2 = 4 k
.
As a result, the
V
INxA
input should be driven from a low impedance source. The
resistor input stage is followed by the high input impedance
stage of the track/hold amplifier.
The designed code transitions take place midway between suc-
cessive integer LSB values (i.e., 1/2 LSB, 3/2 LSBs, 5/2 LSBs
etc.) LSB size is given by the formula, 1 LSB = FSR/16384.
Output coding is twos complement binary with 1 LSB = FSR/
16384 = 5 V/16384 = 610.4
μ
V. The ideal input/output transfer
function for the AD7865-3 is shown in Table III.
Table III. Ideal Input/Output Code Table for the AD7865-3
Analog Input
1
Digital Output Code Transition
+FSR/2 – 3/2 LSB
2
011 . . . 110 to 011 . . . 111
+FSR/2 – 5/2 LSB
011 . . . 101 to 011 . . . 110
+FSR/2 – 7/2 LSB
011 . . . 100 to 011 . . . 101
AGND + 3/2 LSB
000 . . . 001 to 000 . . . 010
AGND + 1/2 LSB
000 . . . 000 to 000 . . . 001
AGND – 1/2 LSB
111 . . . 111 to 000 . . . 000
AGND – 3/2 LSB
111 . . . 110 to 111 . . . 111
–FSR/2 + 5/2 LSB
–FSR/2 + 3/2 LSB
–FSR/2 + 1/2 LSB
100 . . . 010 to 100 . . . 011
100 . . . 001 to 100 . . . 010
100 . . . 000 to 100 . . . 001
NOTES
1
FSR is full-scale range is 5 V, with V
REF
= +2.5 V.
2
1 LSB = FSR/16384 = 610.4
μ
V (
±
2.5 V—AD7865-3) with V
REF
= +2.5 V.
SELECTING A CONVERSION SEQUENCE
Any subset of the four channels V
IN1
to V
IN4
can be selected for
conversion. The selected channels are converted in an ascending
order. For example if the channel selection includes V
IN4
, V
IN1
and V
IN3
then the conversion sequence will be V
IN1
, V
IN3
and
then V
IN4
. The conversion sequence selection may be made by
using either the hardware channel select input pins SL1 through
SL4 (if
H
/S is tied low) or programming the channel select
register (if
H
/S is tied high). A logic high on a hardware channel
select pin (or logic one in the channel select register) when
CONVST
goes logic high, marks the associated analog input
channel for inclusion in the conversion sequence.
Figure 5 shows the arrangement used. The
H
/S SEL controls a
multiplexer that selects the source of the conversion sequence
information, i.e., from the hardware channel select pins (SL1 to
SL4) or from the channel selection register. When a conversion
is started the output from the multiplexer is latched until the
end-of-the conversion sequence. The data bus bits DB0 to DB3
(DB0 representing Channel 1 through DB3 representing Chan-
nel 4) are bidirectional and become inputs to the channel select
register when
RD
is logic high and
CS
and
WR
are logic low.
The logic state on DB0 to DB3 is latched into the channel select
register when
WR
goes logic high. Figure 6 shows the loading
sequence for channel selection using software control. When
using software control to select the conversion sequence a write
is only required each time the conversion sequence needs chang-
ing. This is because the channel select register will hold its in-
formation until different information is written to it.
It should be noted that the hardware select Pins SL1 and SL2
are dual function. When
H
/S SEL is logic low (selecting the
conversion sequence using software control) they take the func-
tions CLK IN and
INT
/EXT CLK respectively. Therefore, the
logic inputs on these pins must be set according to the type of
operation required (see Using an External Clock). Also when
H
/S SEL is high, the SL3 and SL4 logic inputs have no function
and can be tied either high or low, but should not be left floating.
DATA BUS
D0
D1
D2
D3
WR
CS
WR
CHANNEL
SELECT
REGISTER
SL1
SL2
SL3
SL4
HARDWARE CHANNEL
SELECT PINS
H
/S
TRANSPARENT WHILE WAITING FOR
CONVST
.
LATCHED ON THE RISING EDGE OF
CONVST
AND
DURING A CONVERSION SEQUENCE.
MULTIPLEXER
LATCH
SEQUENCER
SELECT INDIVIDUAL
TRACK-AND-HOLDS
FOR CONVERSION
Figure 5. Channel Select Inputs and Registers
RD
WR
CS
DATA
t
16
t
17
t
14
t
15
DATA IN
t
13
Figure 6. Channel Selection via Software Control
相關PDF資料
PDF描述
AD7865AS-2 Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
AD7865AS-3 Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
AD7865BS-1 Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
AD7865BS-2 Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
AD7865BS-3 Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
相關代理商/技術參數
參數描述
AD7865AS-1REEL 制造商:Analog Devices 功能描述:ADC Single SAR 350ksps 14-bit Parallel 44-Pin MQFP T/R 制造商:Rochester Electronics LLC 功能描述:4 CH. SIMULTANEOUS BIPOLAR,14-B ADC I.C. - Tape and Reel
AD7865AS2 制造商:AD 功能描述:*
AD7865AS-2 制造商:Analog Devices 功能描述:ADC Single SAR 350ksps 14-bit Parallel 44-Pin MQFP 制造商:Analog Devices 功能描述:IC 14-BIT ADC
AD7865AS-2REEL 制造商:Analog Devices 功能描述:ADC Single SAR 350ksps 14-bit Parallel 44-Pin MQFP T/R 制造商:Analog Devices 功能描述:ADC SGL SAR 350KSPS 14BIT PARALLEL 44MQFP - Tape and Reel
AD7865AS-3 制造商:Analog Devices 功能描述:ADC Single SAR 350ksps 14-bit Parallel 44-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:4 CH. SIMULTANEOUS BIPOLAR,14-B ADC I.C. - Bulk 制造商:Analog Devices 功能描述:IC 14-BIT ADC
主站蜘蛛池模板: 宜昌市| 梅河口市| 赣州市| 元江| 河池市| 馆陶县| 邢台县| 文水县| 昔阳县| 盖州市| 横山县| 武山县| 会东县| 靖西县| 彰武县| 嘉禾县| 琼中| 仙桃市| 吐鲁番市| 霍邱县| 湄潭县| 外汇| 潜江市| 和田县| 长子县| 许昌县| 犍为县| 武乡县| 东乌珠穆沁旗| 商水县| 云霄县| 峡江县| 枝江市| 鸡西市| 衢州市| 双辽市| 景东| 平顶山市| 六安市| 台中市| 兴海县|