欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9211_07
廠商: Analog Devices, Inc.
英文描述: 10-Bit, 200 MSPS/250 MSPS/300 MSPS, 1.8 V Analog-to-Digital Converter
中文描述: 10位,200 MSPS/250 MSPS/300 MSPS的,1.8 V模擬到數字轉換器
文件頁數: 22/28頁
文件大?。?/td> 1180K
代理商: AD9211_07
AD9211
Rev. 0 | Page 22 of 28
600
–600
–400
–200
0
200
400
–3
–2
–1
0
1
2
3
E
TIME (ns)
12
10
8
6
4
2
0
–100
0
100
T
TIME (ps)
0
Figure 49. Data Eye for LVDS Outputs in ANSI Mode with Trace Lengths
Greater than 24 Inches on Standard FR-4, AD9211-250
The format of the output data is offset binary by default. An
example of the output coding format can be found in Table 12.
If it is desired to change the output data format to twos comple-
ment, see the AD9211 Configuration Using the SPI section.
An output clock signal is provided to assist in capturing data
from the AD9211. The DCO is used to clock the output data
and is equal to the sampling clock (CLK) rate. In single data rate
mode (SDR), data is clocked out of the AD9211 and must be
captured on the rising edge of the DCO. In double data rate
mode (DDR), data is clocked out of the AD9211 and must be
captured on the rising and falling edges of the DCO. See the
timing diagrams shown in Figure 2 and Figure 3 for more
information.
Output Data Rate and Pinout Configuration
The output data of the AD9211 can be configured to drive 10
pairs of LVDS outputs at the same rate as the input clock signal
(single data rate, or SDR, mode), or five pairs of LVDS outputs
at 2× the rate of the input clock signal (double data rate, or DDR,
mode). SDR is the default mode; the device may be reconfigured
for DDR by setting Bit 3 in Register 14 (see Table 13).
Out-of-Range (OR)
An out-of-range condition exists when the analog input voltage
is beyond the input range of the ADC. OR is a digital output
that is updated along with the data output corresponding to the
particular sampled input voltage. Thus, OR has the same
pipeline latency as the digital data. OR is low when the analog
input voltage is within the analog input range and high when
the analog input voltage exceeds the input range, as shown in
Figure 50. OR remains high until the analog input returns to
within the input range and another conversion is completed. By
logically ANDing OR with the MSB and its complement, over-
range high or underrange low conditions can be detected.
1
0
0
0
0
1
OR DATA OUTPUTS
1111
1111
1111
OR
+FS – 1 LSB
+FS – 1/2 LSB
+FS
–FS
–FS + 1/2 LSB
–FS – 1/2 LSB
0000
0000
0000
1111
1111
1111
0000
0000
0000
1111
1111
1110
0001
0000
0000
0
Figure 50. OR Relation to Input Voltage and Output Data
TIMING
The AD9211 provides latched data outputs with a pipeline delay
of seven clock cycles. Data outputs are available one propagation
delay (t
PD
) after the rising edge of the clock signal.
The length of the output data lines and loads placed on them
should be minimized to reduce transients within the AD9211.
These transients can degrade the converter’s dynamic performance.
The AD9211 also provides data clock output (DCO) intended for
capturing the data in an external register. The data outputs are valid
on the rising edge of DCO.
The lowest typical conversion rate of the AD9211 is 40 MSPS. At
clock rates below 1 MSPS, the AD9211 assumes the standby mode.
RBIAS
The AD9211 requires the user to place a 10 kΩ resistor between
the RBIAS pin and ground. This resister should have a 1%
tolerance and is used to set the master current reference of the
ADC core.
AD9211 CONFIGURATION USING THE SPI
The AD9211 SPI allows the user to configure the converter for
specific functions or operations through a structured register
space inside the ADC. This gives the user added flexibility to
customize device operation depending on the application.
Addresses are accessed (programmed or readback) serially in
one-byte words. Each byte may be further divided down into
fields, which are documented in the Memory Map section.
There are three pins that define the serial port interface or SPI
to this particular ADC. They are the SPI SCLK/DFS, SPI
SDIO/DCS, and CSB pins. The SCLK/DFS (serial clock) is used
to synchronize the read and write data presented the ADC. The
SDIO/DCS (serial data input/output) is a dual-purpose pin that
allows data to be sent and read from the internal ADC memory
map registers. The CSB is an active low control that enables or
disables the read and write cycles (see Table 9).
相關PDF資料
PDF描述
AD9211-200EBZ 10-Bit, 200 MSPS/250 MSPS/300 MSPS, 1.8 V Analog-to-Digital Converter
AD9211-250EBZ 10-Bit, 200 MSPS/250 MSPS/300 MSPS, 1.8 V Analog-to-Digital Converter
AD9211-300EBZ 10-Bit, 200 MSPS/250 MSPS/300 MSPS, 1.8 V Analog-to-Digital Converter
AD9211BCPZ-300 10-Bit, 200 MSPS/250 MSPS/300 MSPS, 1.8 V Analog-to-Digital Converter
AD9211 10-Bit, 170/200/250 MSPS 1.8 V A/D Converter
相關代理商/技術參數
參數描述
AD9211-170EB 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit, 170/200/250 MSPS 1.8 V A/D Converter
AD9211-200EB 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit, 170/200/250 MSPS 1.8 V A/D Converter
AD9211-200EBZ 功能描述:BOARD EVAL FOR AD9211-200 RoHS:是 類別:編程器,開發系統 >> 評估板 - 模數轉換器 (ADC) 系列:- 產品培訓模塊:Obsolescence Mitigation Program 標準包裝:1 系列:- ADC 的數量:1 位數:12 采樣率(每秒):94.4k 數據接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標準):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
AD9211-250EB 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit, 170/200/250 MSPS 1.8 V A/D Converter
AD9211-250EBZ 功能描述:數據轉換 IC 開發工具 10-Bit 250 Msps ADC RoHS:否 制造商:Texas Instruments 產品:Demonstration Kits 類型:ADC 工具用于評估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
主站蜘蛛池模板: 若羌县| 宜兰市| 湘潭县| 黔西县| 平邑县| 宽城| 广宁县| 台北市| 柳河县| 韶山市| 东辽县| 万安县| 都江堰市| 西乡县| 南溪县| 读书| 临泉县| 阳山县| 八宿县| 华宁县| 广平县| 伊金霍洛旗| 武胜县| 长葛市| 瓮安县| 新津县| 常德市| 扶绥县| 甘南县| 张家川| 桂阳县| 吕梁市| 太康县| 阳东县| 三门峡市| 德州市| 华阴市| 浮山县| 昔阳县| 汽车| 库尔勒市|