欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9224
廠商: Analog Devices, Inc.
英文描述: Complete 12-Bit 40 MSPS Monolithic A/D Converter
中文描述: 完整的12位40 MSPS的單片A / D轉換
文件頁數: 18/24頁
文件大小: 309K
代理商: AD9224
AD9224
–18–
REV. A
DIGITAL INPUTS AND OUTPUTS
Digital Outputs
The AD9224 output data is presented in positive true straight
binary for all input ranges. Table IV indicates the output data
formats for various input ranges regardless of the selected input
range. A twos complement output data format can be created
by inverting the MSB.
Table IV. Output Data Format
I
nput (V)
Condition (V)
Digital Output
OTR
VINA–VINB
VINA–VINB
VINA–VINB
VINA–VINB
VINA–VINB
< – VREF
= – VREF
= 0
= + VREF – 1 LSB
+ VREF
0000 0000 0000
0000 0000 0000
1000 0000 0000
1111 1111 1111
1111 1111 1111
1
0
0
0
1
1111 1111 1111
1111 1111 1111
1111 1111 1110
OTR
–FS
+FS
–FS+1/2 LSB
+FS –1/2 LSB
–FS –1/2 LSB
+FS –1 1/2 LSB
0000 0000 0001
0000 0000 0000
0000 0000 0000
1
0
0
0
0
1
OTR DATA OUTPUTS
Figure 31. Output Data Format
Out of Range (OTR)
An out-of-range condition exists when the analog input voltage
is beyond the input range of the converter. OTR is a digital out-
put that is updated along with the data output corresponding to
the particular sampled analog input voltage. Hence, OTR has
the same pipeline delay (latency) as the digital data. It is LOW
when the analog input voltage is within the analog input range.
It is HIGH when the analog input voltage exceeds the input
range as shown in Figure 31. OTR will remain HIGH until the
analog input returns within the input range and another conver-
sion is completed. By logical ANDing OTR with the MSB
and its complement, overrange high or underrange low con-
ditions can be detected. Table V is a truth table for the over/
underrange circuit in Figure 32 which uses NAND gates. Sys-
tems requiring programmable gain conditioning of the AD9224
input signal can immediately detect an out-of-range condition,
thus eliminating gain selection iterations. Also, OTR can be
used for digital offset and gain calibration.
Table V. Out-of-Range Truth Table
OTR
0
0
1
1
MSB
0
1
0
1
Analog Input Is
In Range
In Range
Underrange
Overrange
OVER = “1”
UNDER = “1”
MSB
OTR
MSB
Figure 32. Overrange or Underrange Logic
Digital Output Driver Considerations (DRVDD)
The AD9224 output drivers can be configured to interface with
+5 V or 3.3 V logic families by setting DRVDD to +5 V or 3.3 V
respectively. The output drivers are sized to provide sufficient
output current to drive a wide variety of logic families. However,
large drive currents tend to cause glitches on the supplies and
may affect SINAD performance. Applications requiring the
ADC to drive large capacitive loads or large fanout may require
additional decoupling capacitors on DRVDD. In extreme cases,
external buffers or latches may be required.
Clock Input and Considerations
The AD9224 internal timing uses the two edges of the clock
input to generate a variety of internal timing signals. The clock
input must meet or exceed the minimum specified pulse width
high and low (t
CH
and t
CL
) specifications for the given A/D as
defined in the Switching Specifications at the beginning of the
data sheet to meet the rated performance specifications. For
example, the clock input to the AD9224 operating at 40 MSPS
may have a duty cycle between 49% to 51% to meet this timing
requirement since the minimum specified t
CH
and t
CL
is 12.37 ns.
For low clock rates below 40 MSPS, the duty cycle may deviate
from this range to the extent that both t
CH
and t
CL
are satisfied.
High speed high resolution A/Ds are sensitive to the quality of
the clock input. The degradation in SNR at a given full-scale
input frequency (f
IN
) due only to aperture jitter (t
A
) can be cal-
culated with the following equation:
SNR
= 20 log
10
[1/2
π
f
IN
t
A
]
In the equation, the rms aperture jitter,
t
A
, represents the root-
sum square of all the jitter sources, which include the clock in-
put, analog input signal, and A/D aperture jitter specification.
Undersampling applications are particularly sensitive to jitter.
Clock input should be treated as an analog signal in cases where
aperture jitter may affect the dynamic range of the AD9224.
Power supplies for clock drivers should be separated from the
A/D output driver supplies to avoid modulating the clock signal
with digital noise. Low jitter crystal controlled oscillators make
the best clock sources. If the clock is generated from another
type of source (by gating, dividing or other method), it should
be retimed by the original clock at the last step.
The clock input is referred to the analog supply. Its logic thresh-
old is AVDD/2. If the clock is being generated by 3 V logic, it
will have to be level shifted into 5 V CMOS logic levels. This
can also be accomplished by ac-coupling and level-shifting the
clock signal.
The AD9224 has a very tight clock tolerance at 40 MHz. One
way to minimize the tolerance of a 50% duty cycle clock is to
divide down a clock of higher frequency, as shown in Figure 33.
+5V
R
D
Q
Q
S
+5V
80MHz
40MHz
Figure 33. Divide-by-Two Clock Circuit
相關PDF資料
PDF描述
AD9224-EB Complete 12-Bit 40 MSPS Monolithic A/D Converter
AD9225 Complete 12-Bit, 25 MSPS Monolithic A/D Converter
AD9225-EB Complete 12-Bit, 25 MSPS Monolithic A/D Converter
AD9225AR Complete 12-Bit, 25 MSPS Monolithic A/D Converter
AD9225ARS Complete 12-Bit, 25 MSPS Monolithic A/D Converter
相關代理商/技術參數
參數描述
AD9224ARS 制造商:Analog Devices 功能描述:Analog/Digital Converter IC Number of Bi
AD9224ARSZ 功能描述:IC ADC 12BIT 40MSPS 28-SSOP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1 系列:microPOWER™ 位數:8 采樣率(每秒):1M 數據接口:串行,SPI? 轉換器數目:1 功率耗散(最大):- 電壓電源:模擬和數字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應商設備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數目和類型:8 個單端,單極 產品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD9224ARSZRL 功能描述:IC ADC 12BIT 40MSPS 28SSOP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:12 采樣率(每秒):300k 數據接口:并聯 轉換器數目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數目和類型:1 個單端,單極;1 個單端,雙極
AD9224-EB 制造商:Analog Devices 功能描述:Evaluation Kit For Complete 12-Bit, 40 MSPS Monolithic A/D Converter 制造商:Analog Devices 功能描述:EVAL KIT FOR COMPLETE 12-BIT, 40 MSPS MONOLITHIC A/D CNVRTR - Bulk 制造商:Rochester Electronics LLC 功能描述:12-BIT 40 MSPS MONOLITHIC A/D CONVERTER - Bulk
AD9224JR 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog-to-Digital Converter, 12-Bit
主站蜘蛛池模板: 长白| 新营市| 平湖市| 濮阳县| 乌恰县| 溧阳市| 河间市| 夹江县| 神农架林区| 龙口市| 绥化市| 汕尾市| 泰安市| 绥芬河市| 崇文区| 洛阳市| 楚雄市| 秭归县| 镇沅| 绥芬河市| 汝城县| 西宁市| 繁峙县| 临桂县| 息烽县| 白水县| 枣强县| 徐州市| 托克托县| 深圳市| 临安市| 明水县| 凉城县| 新闻| 屏东市| 深圳市| 汤阴县| 石嘴山市| 庆城县| 老河口市| 锡林郭勒盟|