欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9848KST
廠商: ANALOG DEVICES INC
元件分類: 消費家電
英文描述: CCD Signal Processors with Integrated Timing Driver
中文描述: SPECIALTY CONSUMER CIRCUIT, PQFP48
封裝: PLASTIC, LQFP-48
文件頁數: 26/36頁
文件大小: 347K
代理商: AD9848KST
REV. 0
AD9848/AD9849
–26–
ANALOG FRONT END DESCRIPTION AND OPERATION
The AD9848/AD9849 signal processing chain is shown in
Figure 15. Each processing step is essential in achieving a high-
quality image from the raw CCD pixel data.
DC Restore
To reduce the large dc offset of the CCD output signal, a dc
restore circuit is used with an external 0.1
μ
F series coupling
capacitor. This restores the dc level of the CCD signal to
approximately 1.5 V, to be compatible with the 3 V analog
supply signal of the AD9848/AD9849.
Correlated Double Sampler
The CDS circuit samples each CCD pixel twice to extract the
video information and reject low-frequency noise. The timing
shown in Figure 6 illustrates how the two internally generated
CDS clocks, SHP and SHD, are used to sample the reference
level and data level of the CCD signal respectively. The place-
ment of the SHP and SHD sampling edges is determined by
the setting of the SHPPOSLOC and SHDPOSLOC registers
located at addr. 0xF0 and 0xF1 respectively. Placement of
these two clock signals is critical in achieving the best perfor-
mance from the CCD.
Input Clamp
A line-rate input clamping circuit is used to remove the CCD’s
optical black offset. This offset exists in the CCD’s shielded black
reference pixels. The AD9848/AD9849 removes this offset in
the input stage to minimize the effect of a gain change on the
system black level, usually called the “gain step.” Another
advantage of removing this offset at the input stage is to maxi-
mize system headroom. Some area CCDs have large black
level offset voltages, which, if not corrected at the input stage,
can significantly reduce the available headroom in the inter-
nal circuitry when higher VGA gain settings are used.
Horizontal timing examples are shown on the last page of the
“Applications Information” section. It is recommended that the
CLPDM pulse be used during valid CCD dark pixels. CLPDM
may be used during the optical black pixels, either together with
CLPOB or separately. The CLPDM pulse should be a minimum
of four pixels wide.
PxGA
The PxGA provides separate gain adjustment for the individual
color pixels. A programmable gain amplifier with four separate
values, the PxGA has the capability to “multiplex” its gain value
on a pixel-to-pixel basis (see Figure 17). This allows lower out-
put color pixels to be gained up to match higher output color
pixels. Also, the PxGA may be used to adjust the colors for
white balance, reducing the amount of digital processing that is
needed. The four different gain values are switched according to
the “Color Steering” circuitry. Seven different color steering
modes for different types of CCD color filter arrays are pro-
grammed in the AD9848/AD9849 AFE Register, ctlmode, at
addr. 0x06 (see Figure 16a–16g for timing examples). For
example, Mosaic Separate steering mode accommodates the
popular “Bayer” arrangement of Red, Green, and Blue filters
(see Figure 18).
0.1 F
0.1 F
0.1 F
1.0 F
1.0 F
0.1 F
0.1 F
0dB TO 36dB
CLPDM
CCDIN
DIGITAL
FILTER
CLPOB
DC RESTORE
OPTICAL BLACK
CLAMP
VGA
8-BIT
DAC
CLAMP LEVEL
REGISTER
8
VGA GAIN
REGISTER
10
CDS
INTERNAL
V
REF
2V FULL SCALE
2dB TO +10dB
10/12
PRECISION
TIMING
GENERATION
BYP1
BYP 2
SHP
SHD
PxGA
1.5V
OUTPUT
DATA
LATCH
REFT
REFB
DOUT
PHASE
V-H
TIMING
GENERATION
SHP SHD
DOUT
PHASE
CLPDM CLPOB PBLK
PBLK
1.0V
2.0V
DOUT
BYP 3
INPUT OFFSET
CLAMP
CML
AVDD
2
INTERNAL
BIASING
AD9848/AD9849
10-/12-BIT
ADC
Figure 15. Analog Front-End Block Diagram
相關PDF資料
PDF描述
AD9848 CCD Signal Processors with Integrated Timing Driver
AD9849 CCD Signal Processors with Integrated Timing Driver
AD9849KST CCD Signal Processors with Integrated Timing Driver
AD9851 CMOS 180 MHz DDS/DAC Synthesizer
AD9852 CMOS 300MHz Complete-DDS Synthesizer
相關代理商/技術參數
參數描述
AD9848KSTRL 制造商:Analog Devices 功能描述:10 BIT 18 MSPS 3V AFE & T - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:10 BIT 18 MSPS 3V AFE & T - Tape and Reel
AD9849 制造商:AD 制造商全稱:Analog Devices 功能描述:CCD Signal Processors with Integrated Timing Driver
AD9849AKST 制造商:Analog Devices 功能描述:AFE Video 1ADC 12-Bit 3V/3.3V/5V 48-Pin LQFP 制造商:Analog Devices 功能描述:AFE VID 1ADC 12-BIT 3V/3V/3.3V/3.3V/3.3V/3.3V/3.3V/5V/5V 48L - Trays 制造商:Rochester Electronics LLC 功能描述:12 BIT 30 MSPS SIGNAL PROCESSOR - Tape and Reel
AD9849AKSTRL 制造商:Analog Devices 功能描述:AFE Video 1ADC 12-Bit 3V/3.3V/5V 48-Pin LQFP T/R 制造商:Analog Devices 功能描述:AFE VID 1ADC 12-BIT 3V/3V/3.3V/3.3V/3.3V/3.3V/3.3V/5V/5V 48L - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:12 BIT 30 MSPS SIGNAL PROCESSOR - Tape and Reel
AD9849AKSTZ 功能描述:IC CCD SIGNAL PROC 12BIT 48LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關文件:Automotive Product Guide 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數字 輸出類型:數字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:20-TSSOP 包裝:管件
主站蜘蛛池模板: 弥勒县| 都兰县| 金溪县| 遵义县| 蛟河市| 马龙县| 揭东县| 哈巴河县| 金沙县| 静安区| 韩城市| 阿拉尔市| 仁寿县| 永和县| 新巴尔虎右旗| 祁连县| 河池市| 南投市| 景洪市| 彭水| 博客| 卢湾区| 郸城县| 建德市| 武山县| 甘孜| 郧西县| 广丰县| 泸溪县| 铜陵市| 安阳县| 宝清县| 镇坪县| 龙山县| 县级市| 江川县| 金寨县| 墨竹工卡县| 龙井市| 盘山县| 旬阳县|