欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADSP-21363SBBCZENG
廠商: ANALOG DEVICES INC
元件分類: 數字信號處理
英文描述: SHARC Processor
中文描述: 16-BIT, 55.55 MHz, OTHER DSP, PBGA136
封裝: LEAD FREE, MO-205AE, MBGA-136
文件頁數: 12/44頁
文件大?。?/td> 396K
代理商: ADSP-21363SBBCZENG
Rev. PrA
|
Page 12 of 44
|
September 2004
ADSP-21363
Preliminary Technical Data
CLKIN
I
Input only
Local Clock In
. Used in conjunction with XTAL. CLKIN is the ADSP-21363 clock input.
It configures the ADSP-21363 to use either its internal clock generator or an external
clock source. Connecting the necessary components to CLKIN and XTAL enables the
internal clock generator. Connecting the external clock to CLKIN while leaving XTAL
unconnected configures the ADSP-21363 to use the external clock source such as an
external clock oscillator. The core is clocked either by the PLL output or this clock input
depending on the CLKCFG1–0 pin settings. CLKIN may not be halted, changed, or
operated below the specified frequency.
Crystal Oscillator Terminal
. Used in conjunction with CLKIN to drive an external
crystal.
Core/CLKIN Ratio Control
. These pins set the start up clock frequency. See
Table 6
for a description of the clock configuration modes.
Note that the operating frequency can be changed by programming the PLL multiplier
and divider in the PMCTL register at any time after the core comes out of reset.
Local Clock Out/ Reset Out
. Drives out the core reset signal to an external device.
CLKOUT can also be configured as a reset out pin.The functionality can be switched
between the PLL output clock and reset out by setting bit 12 of the PMCTREG register.
The default is reset out.
Processor Reset
. Resets the ADSP-21363 to a known state. Upon deassertion, there
is a 4096 CLKIN cycle latency for the PLL to lock. After this time, the core begins
program execution from the hardware reset vector address. The RESET input must be
asserted (low) at power-up.
Test Clock (JTAG)
. Provides a clock for JTAG boundary scan. TCK must be asserted
(pulsed low) after power-up or held low for proper operation of the ADSP-21363.
Test Mode Select (JTAG)
. Used to control the test state machine. TMS has a 22.5 k
internal pullup resistor.
Test Data Input (JTAG)
. Provides serial data for the boundary scan logic. TDI has a
22.5 k
internal pullup resistor.
Test Data Output (JTAG)
. Serial scan output of the boundary scan path.
Test Reset (JTAG)
. Resets the test state machine. TRST must be asserted (pulsed low)
after power-up or held low for proper operation of the ADSP-21363. TRST has a
22.5 k
internal pullup resistor.
Emulation Status
. Must be connected to the ADSP-21363 Analog Devices DSP Tools
product line of JTAG emulators target board connector only. EMU has a 22.5 k
internal pullup resistor.
Core Power Supply
. Nominally +1.2 V dc and supplies the processor’s core
(13 pins on the Mini-BGA package, 32 pins on the LQFP package).
I/O Power Supply
. Nominally +3.3 V dc. (6 pins on the Mini-BGA package, 10 pins on
the LQFP package).
Analog Power Supply
. Nominally +1.2 V dc and supplies the processor’s internal PLL
(clock generator). This pin has the same specifications as V
DDINT
, except that added
filtering circuitry is required.
For more information, see Power Supplies on Page 7.
Analog Power Supply Return
.
Power Supply Return
.
(54 pins on the Mini-BGA package, 39 pins on the LQFP
package).
XTAL
O
Output only
2
CLKCFG1–0
I
Input only
RSTOUT/CLKOUT O
Output only
RESET
I/A
Input only
TCK
I
Input only
3
TMS
I/S
(pu)
I/S
(pu)
O
I/A
(pu)
Three-state with
pullup enabled
Three-state with
pullup enabled
Three-state
4
Three-state with
pullup enabled
TDI
TDO
TRST
EMU
O (O/D)
(pu)
Three-state with
pullup enabled
V
DDINT
P
V
DDEXT
P
A
VDD
P
A
VSS
GND
G
G
1
RD, WR, and ALE are three-stated (and not driven) only when RESET is active.
2
Output only is a three-state driver with its output path always enabled.
3
Input only is a three-state driver with both output path and pullup disabled.
4
Three-state is a three-state driver with pullup disabled.
Table 3. Pin Descriptions (Continued)
Pin
Type
State During &
After Reset
Function
相關PDF資料
PDF描述
ADSP-21364 SHARC Processor
ADSP-21364SBBC-ENG SHARC Processor
ADSP-21364SBBCZENG SHARC Processor
ADSP-21364SBSQ-ENG SHARC Processor
ADSP-21364SBSQZENG SHARC Processor
相關代理商/技術參數
參數描述
ADSP-21363SBSQ-ENG 制造商:AD 制造商全稱:Analog Devices 功能描述:SHARC Processor
ADSP-21363SBSQZENG 制造商:AD 制造商全稱:Analog Devices 功能描述:SHARC Processor
ADSP-21363SCSQ-ENG 制造商:AD 制造商全稱:Analog Devices 功能描述:SHARC Processor
ADSP-21363SCSQZENG 制造商:AD 制造商全稱:Analog Devices 功能描述:SHARC Processor
ADSP-21363SKBC-ENG 制造商:AD 制造商全稱:Analog Devices 功能描述:SHARC Processor
主站蜘蛛池模板: 东源县| 宁远县| 绥化市| 沙雅县| 西丰县| 光泽县| 昆山市| 宜兴市| 孟村| 庄浪县| 嵩明县| 池州市| 永德县| 金山区| 荥经县| 蛟河市| 蓬莱市| 龙胜| 乐安县| 平利县| 洮南市| 增城市| 连平县| 大悟县| 阿克苏市| 灌云县| 德清县| 巴东县| 卢氏县| 浦北县| 上林县| 旌德县| 长子县| 定西市| 九寨沟县| 昌邑市| 琼中| 武汉市| 白沙| 永春县| 萨嘎县|