欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: ADV601LC
廠商: Analog Devices, Inc.
元件分類: 視頻Codec
英文描述: Ultralow Cost Video Codec
中文描述: 超低成本視頻編解碼器
文件頁數: 12/52頁
文件大小: 606K
代理商: ADV601LC
ADV601
–12–
REV. 0
[5]
Video Interface Master/Slave Mode Select,
M/S
. This bit selects the following:
0
Slave mode video interface (External control of video timing, HSYNC-VSYNC-FIELD are inputs),
reset value
1
Master mode video interface (ADV601 controls video timing, HSYNC-VSYNC are outputs)
Video Interface 525/625 (NTSC/PAL) Mode Select,
P/N
. This bit selects the following:
0
525 mode video interface,
reset value
1
625 mode video interface
Video Interface Encode/Decode Mode Select,
E/D
. This bit selects the following:
0
Decode mode video interface (compressed-to-raw)
1
Encode mode video interface (raw-to-compressed),
reset value
Video Interface Square Pixel Mode Enable,
SPE
. This bit selects the following:
0
Disable Square Pixel mode video interface
1
Enable Square Pixel mode video interface,
reset value
Video Interface Bipolar/Unipolar Color Component Select,
BUC
. This bit selects the following:
0
Bipolar color component mode video interface,
reset value
1
Unipolar color component mode video interface
External DSP Select for bin width calculations,
DSP
. This bit selects the following:
0
Host provides bin width calculation,
reset value
1
External DSP provides bin width calculation
Video Interface Software Reset,
SWR
. This bit has the following effects on ADV601 operations:
0
Normal operation
1
Software Reset. This bit is set on hardware reset and must be cleared before the ADV601 can begin processing. (
reset value
)
When this bit is set during encode, the ADV601 completes processing the current field then suspends operation until the
SWR bit is cleared. When this bit is set during decode, the ADV601 suspends operation immediately and does not resume
operation until the SWR bit is cleared. Note that this bit must be set whenever any other bit in the Mode register is changed.
HSYNC pin Polarity,
PHSYNC
. This bit has the following effects on ADV601 operations:
0
HSYNC is HI during blanking,
reset value
1
HSYNC is LO during blanking (HI during active)
HIRQ
pin Polarity,
PHIRQ
. This bit has the following effects on ADV601 operations:
0
HIRQ
is active LO,
reset value
1
HIRQ
is active HI
[15:14] Reserved (always write zero)
[6]
[7]
[8]
[9]
[10]
[11]
[12]
[13]
FIFO Control Register
Indirect (Read/Write) Register Index 0x01
This register holds the service-request settings for the ADV601’s host interface FIFO, causing interrupts for the “nearly full” and
“nearly empty” levels. Because each register is four bits in size, and the FIFO is 512 positions, the 4-bit value must be multiplied by
32 (decimal) to determine the exact value for encode service level (nearly full) and decode service level (nearly empty). The ADV601
uses these setting to determine when to generate a FIFO Service Request related host interrupt (FIFOSRQ bit and FIFO_SRQ pin).
[3:0]
Encode Service Level,
ESL[3:0]
. The value in this field determines when the FIFO is considered nearly full on encode; a condi-
tion that generates a FIFO service request condition in encode mode. Since this register is four bits (16 states), and the FIFO is
512 positions, the step size for each bit in this register is 32 positions. The following table summarizes sample states of the
register and their meaning.
ESL Interrupt When . . .
0000 Disables service requests (FIFO_SRQ never goes HI during encode)
0001 FIFO has only 32 positions filled (FIFO_SRQ when >= 32 positions are filled)
1000 FIFO is 1/2 full,
reset value
1111 FIFO has only 32 positions empty (480 positions filled)
[7:4]
Decode Service Level,
DSL[7:4]
. The value in this field determines when the FIFO is considered nearly empty in decode; a
condition that generates a FIFO service request in decode mode. Because this register is four bits (16 states), and the FIFO
is 512 positions, the step size for each bit in this register is 32 positions. The following table summarizes sample states of the
register and their meaning.
DSL Interrupt When . . .
0000 Disables service requests (FIFO_SRQ never goes HI)
0001 FIFO has only 32 positions filled (480 positions empty)
1000 FIFO is 1/2 empty,
reset value
1111 FIFO has only 32 positions empty (FIFO_SRQ when >= 32 positions are empty)
[15:8]
Reserved (always write zero)
相關PDF資料
PDF描述
ADV601LCJST Ultralow Cost Video Codec
ADV7120KP30 CMOS 80 MHz, Triple 8-Bit Video DAC
ADV7120 CMOS 80 MHz, Triple 8-Bit Video DAC
ADV7120KP50 CMOS 80 MHz, Triple 8-Bit Video DAC
ADV7120KP80 CMOS 80 MHz, Triple 8-Bit Video DAC
相關代理商/技術參數
參數描述
ADV601LCERAG1266B-0.5 制造商:Analog Devices 功能描述:
ADV601LCJST 制造商:Analog Devices 功能描述:Ultralow Cost Video Codec 120-Pin LQFP 制造商:Analog Devices 功能描述:IC VIDEO CODEC
ADV601LCJSTRL 制造商:Analog Devices 功能描述:Ultralow Cost Video Codec 120-Pin LQFP T/R
ADV601LCJSTZ 功能描述:IC CODEC VIDEO DSP/SRL 120LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:- 標準包裝:2,500 系列:- 類型:立體聲音頻 數據接口:串行 分辨率(位):18 b ADC / DAC 數量:2 / 2 三角積分調變:是 S/N 比,標準 ADC / DAC (db):81.5 / 88 動態范圍,標準 ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應商設備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)
ADV601LCJSTZRL 功能描述:IC CODEC VIDEO DSP/SRL 120LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:- 標準包裝:2,500 系列:- 類型:立體聲音頻 數據接口:串行 分辨率(位):18 b ADC / DAC 數量:2 / 2 三角積分調變:是 S/N 比,標準 ADC / DAC (db):81.5 / 88 動態范圍,標準 ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應商設備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)
主站蜘蛛池模板: 麻江县| 舒兰市| 孟津县| 千阳县| 永川市| 丹东市| 息烽县| 任丘市| 乡宁县| 大兴区| 仁怀市| 曲麻莱县| 黑河市| 榆中县| 美姑县| 万安县| 贡山| 班戈县| 社旗县| 高邑县| 电白县| 湖北省| 梁河县| 华安县| 资阳市| 克拉玛依市| 巴中市| 类乌齐县| 徐水县| 溧水县| 靖江市| 凤阳县| 濮阳县| 苍山县| 卫辉市| 霍山县| 安平县| 股票| 冷水江市| 松滋市| 伊吾县|