欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: CY7C128A-25PC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 2K x 8 Static RAM
中文描述: 2K X 8 STANDARD SRAM, 25 ns, PDIP24
封裝: 0.300 INCH, PLASTIC, DIP-24
文件頁數: 1/9頁
文件大小: 217K
代理商: CY7C128A-25PC
2K x 8 Static RAM
CY7C128A
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134
408-943-2600
December 1988 – Revised December 1992
1CY7C128A
Features
Automatic power-down when deselected
CMOS for optimum speed/power
High speed
—15 ns
Low active power
—440 mW (commercial)
—550 mW (military)
Low standby power
—110 mW
TTL-compatible inputs and outputs
Capable of withstanding greater than 2001V electro-
static discharge
V
IH
of 2.2V
Functional Description
The CY7C128A is a high-performance CMOS static RAM or-
ganized as 2048 words by 8 bits. Easy memory expansion is
provided by an active LOW chip enable (CE), and active LOW
output enable (OE) and three-state drivers. The CY7C128A
has an automatic power-down feature, reducing the power
consumption by 83% when deselected.
Writing to the device is accomplished when the chip enable
(CE) and write enable (WE) inputs are both LOW.
Data on the eight I/O pins (I/O
0
through I/O
7
) is written into the
memory location specified on the address pins (A
0
through
A
10
).
Reading the device is accomplished by taking chip enable
(CE) and output enable (OE) LOW while write enable (WE) remains
HIGH. Under these conditions, the contents of the memory location
specified on the address pins will appear on the eight I/O pins.
The I/O pins remain in high-impedance state when chip enable
(CE) or output enable (OE) is HIGH or write enable (WE) is LOW.
The CY7C128A utilizes a die coat to insure alpha immunity.
Logic Block Diagram
Pin Configurations
C128A–1
A
1
A
2
A
4
A
5
A
6
COLUMN
DECODER
INPUT BUFFER
POWER
DOWN
WE
OE
I/O
0
CE
I/O
1
I/O
2
I/O
3
Top View
LCC
1
2
3
4
5
6
7
8
9
10
11
12
14
13
15
16
20
19
18
17
21
24
23
22
Top View
DIP/SOJ
A
6
A
5
A
4
A
3
A
2
A
1
A
0
WE
OE
V
CC
A
8
A
9
A
10
CE
I/O
7
I/O
6
I/O
5
I/O
4
I/O
3
C128A–2
A
7
I/O
0
I/O
1
I/O
2
GND
128 x 16 x 8
ARRAY
I/O
7
I/O
6
I/O
5
I/O
4
7C128A
A
0
C128A–3
A
3
A
7
A
8
A
9
A
10
24
4
5
6
7
8
9
10
3 2 1
23
11 12 13 14 15
22
21
20
19
18
17
16
7C128A
A
4
A
3
A
2
A
1
A
0
I/O
0
I/O
1
WE
OE
A
10
CE
I/O
7
I/O
6
A
9
Selection Guide
7C128A–15
15
120
7C128A–20
20
100
125
40/20
40/20
7C128A–25
25
100
125
20
40
7C128A–35
35
100
100
20
20
7C128A–45
45
Maximum Access Time (ns)
Maximum Operating
Current (mA)
Commercial
Military
Commercial
Military
100
Maximum Standby
Current (mA)
40/40
20
相關PDF資料
PDF描述
CY7C128A-25VC 2K x 8 Static RAM
CY7C1298F 1-Mbit (64K x 18) Pipelined DCD Sync SRAM
CY7C1298F-133AC 1-Mbit (64K x 18) Pipelined DCD Sync SRAM
CY7C1302DV25 9-Mbit Burst of Two Pipelined SRAMs with QDR(帶QDRTM結構的9-Mbit,同步Pipelined SRAMs)
CY7C1302V25 9-Mb Pipelined SRAM with QDR Architecture(帶QDR結構的9-M位流水線式 SRAM)
相關代理商/技術參數
參數描述
CY7C128A-25SC 制造商:Rochester Electronics LLC 功能描述:16K (2K X 8)- FAST ASYNCH SRAM 24-PIN SKINNY W/PWR DOWN - Bulk 制造商:Cypress Semiconductor 功能描述:
CY7C128A-25VC 制造商:Cypress Semiconductor 功能描述:SRAM Chip Async Single 5V 16K-Bit 2K x 8 25ns 24-Pin SOJ 制造商:Rochester Electronics LLC 功能描述:16K (2K X 8)- FAST ASYNCH SRAM 24-PIN SKINNY W/PWR DOWN - Bulk 制造商:Cypress Semiconductor 功能描述:Static RAM, 2Kx8, 24 Pin, Plastic, SOJ
CY7C128A-35DC 制造商:Cypress Semiconductor 功能描述:Static RAM, 2Kx8, 24 Pin, Ceramic, DIP
CY7C128A-35PC 功能描述:IC SRAM 16KBIT 35NS 24DIP RoHS:否 類別:集成電路 (IC) >> 存儲器 系列:- 標準包裝:96 系列:- 格式 - 存儲器:閃存 存儲器類型:FLASH 存儲容量:16M(2M x 8,1M x 16) 速度:70ns 接口:并聯 電源電壓:2.65 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:48-TFSOP(0.724",18.40mm 寬) 供應商設備封裝:48-TSOP 包裝:托盤
CY7C128A-35SCT 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
主站蜘蛛池模板: 汤阴县| 榆树市| 芮城县| 江孜县| 青阳县| 乾安县| 泰兴市| 开鲁县| 迁安市| 哈密市| 九龙坡区| 封丘县| 达尔| 宜兰市| 拉孜县| 平远县| 广宗县| 香格里拉县| 怀宁县| 宜兰市| 客服| 霍邱县| 永安市| 筠连县| 平凉市| 长春市| 镇江市| 沭阳县| 临安市| 十堰市| 大冶市| 扬中市| 稷山县| 阜康市| 墨脱县| 嘉禾县| 定远县| 察哈| 庆云县| 安庆市| 九龙城区|