欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MPC9350D
廠商: Motorola, Inc.
英文描述: LOW VOLTAGE PLL CLOCK DRIVER
中文描述: 低壓PLL時鐘驅動器
文件頁數: 1/12頁
文件大小: 282K
代理商: MPC9350D
SEMICONDUCTOR TECHNICAL DATA
Order Number: MPC9350/D
Rev 3, 01/2002
Motorola, Inc. 2002
The MPC9350 is a 2.5V and 3.3V compatible, PLL based clock
generator targeted for high performance clock distribution systems. With
output frequencies of up to 200 MHz and maximum output skews of 150
ps the MPC9350 is ideal for the most demanding clock tree designs. The
device offers 9 low skew clock outputs, each is configurable to support the
clocking needs of the various high-performance microprocessors
including the PowerQuicc II integrated communication microprocessor.
The extended temperature range of the MPC9350 supports
telecommunication and networking requirements. The devices employs a
fully differential PLL design to minimize cycle-to-cycle and long-term jitter.
Features
9 outputs LVCMOS PLL clock generator
25 – 200 MHz output frequency range
2.5V and 3.3V compatible
Compatible to various microprocessor such as PowerQuicc II
Supports networking, telecommunications and computer applications
Fully integrated PLL
Configurable outputs: divide-by-2, 4 and 8 of VCO frequency
Selectable output to input frequency ratio of 8:1, 4:1, 2:1 or 1:1
Oscillator or crystal reference inputs
Internal PLL feedback
Output disable
PLL enable/disable
Low skew characteristics: maximum 150 ps output-to-output
32 lead LQFP package
Temperature range –40
°
C to +85
°
C
Functional Description
The MPC9350 generates high frequency clock signals and provides nine exact frequency-multiplied copies of the reference
clock signal. The internal PLL allows the MPC9350 to operate in frequency locked condition and to multiply the input reference
clock. The reference clock frequency and the divider in the internal feedback path determine the VCO frequency. Two selectable
PLL feedback frequency ratios are available on the MPC9350 to provide input frequency range flexibility. The FBSEL pin selects
between divide-by-16 or divide-by-32 of the VCO frequency for PLL feedback. This feedback divider must be selected to match
the VCO frequency range. With the available feedback output dividers the internal VCO of the MPC9350 is running at either 16x
or 32x of the reference clock frequency. The frequency of the QA, QB, QC and QD outputs is either one half, one fourth or one
eighth of the selected VCO frequency and can be configured for each output bank using the FSELA, FSELB, FSELC and FSELD
pins, respectively. The available output to input frequency ratios are 16:1, 8:1, 4:1 and 2:1. The REF_SEL pin selects the crystal
oscillator inputs or the LVCMOS compatible reference input (TCLK). TCLK also provides an external test clock in static test mode
when the PLL enable pin (PLL_EN) is pulled to logic low state. In test mode, the selected input reference clock is routed directly to
the output dividers without using the PLL. The test mode is intended for system diagnostics, test and debug purpose. This test
mode is fully static and the minimum clock frequency specification does not apply. The outputs can be disabled by deasserting
the OE pin (logic high state). In PLL mode, deasserting OE maintains PLL lock due to the internal feedback path. The MPC9350 is
fully 2.5V and 3.3V compatible and requires no external loop filter components. The on-chip crystal oscillator requires no external
components beyond a series resonant crystal. All inputs except the crystal oscillator interface accept LVCMOS signals while the
outputs provide LVCMOS compatible levels with the capability to drive terminated 50 transmission lines. For series terminated
transmission lines, each of the MPC9350 outputs can drive one or two traces giving the devices an effective fanout of 1:18. The
device is packaged in a 7x7 mm2 32-lead LQFP package.
FA SUFFIX
32 LEAD LQFP PACKAGE
CASE 873A
LOW VOLTAGE
3.3V AND 2.5V PLL
CLOCK GENERATOR
F
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
.
相關PDF資料
PDF描述
MPC9446 2.5V and 3.3V LVCMOS Clock Fanout Buffer
MPC9448 3.3V/2.5V LVCMOS 1:12 Clock Fanout Buffer
MPC9448D 3.3V/2.5V LVCMOS 1:12 Clock Fanout Buffer
MPC9600 LOW VOLTAGE 2.5 V AND 3.3 V CMOS PLL CLOCK DRIVER
MPC9772 3.3V 1:12 LVCMOS PLL Clock Generator
相關代理商/技術參數
參數描述
MPC9350FA 功能描述:時鐘驅動器及分配 2.5 3.3V 200MHz Clock Generator RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MPC9350FAR2 制造商:Integrated Device Technology Inc 功能描述:PLL Clock Driver Single 32-Pin LQFP T/R
MPC9351 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Low Voltage PLL Clock Driver
MPC9351AC 功能描述:時鐘驅動器及分配 2.5 3.3V 200MHz Clock Generator RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MPC9351ACR2 功能描述:時鐘驅動器及分配 FSL1-9 LVCMOS/LVPECL LVCMOS PLL Clk Gen RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
主站蜘蛛池模板: 合水县| 绥阳县| 商南县| 横峰县| 新干县| 松潘县| 乌鲁木齐县| 安塞县| 灵川县| 和龙市| 清原| 皮山县| 上思县| 历史| 都江堰市| 石景山区| 潼南县| 会理县| 新宁县| 东乡族自治县| 永兴县| 合水县| 延长县| 科尔| 泾源县| 辽中县| 宣化县| 常山县| 临沭县| 舞阳县| 垫江县| 阳西县| 苍梧县| 内黄县| 普陀区| 涿州市| 千阳县| 尉氏县| 东光县| 雷波县| 任丘市|