欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MPC99J93
廠商: Motorola, Inc.
英文描述: Intelligent Dynamic Clock Switch (IDCS) PLL Clock Driver
中文描述: 智能動態時鐘開關(IDC機房)PLL時鐘驅動器
文件頁數: 6/8頁
文件大小: 265K
代理商: MPC99J93
MPC99J93
MOTOROLA TIMING SOLUTIONS
6
APPLICATIONS INFORMATION
The MPC99J93 is a dual clock PLL with on--chip Intelligent
Dynamic Clock Switch (IDCS) circuitry.
Definitions
primary clock:
The input CLK selected by Sel_Clk.
secondary clock:
The input CLK NOT selected by Sel_Clk.
PLL reference signal:
The CLK selected as the PLL refer-
ence signal by Sel_Clk or IDCS. (IDCS can override Sel_Clk).
Status Functions
Clk_Selected:
Clk_Selected (L) indicates CLK0 is selected as
the PLL reference signal. Clk_Selected (H) indicates CLK1 is
selected as the PLL reference signal.
INP_BAD:
Latched (H) when it’s CLK is stuck (H) or (L) for at
least one Ext_FB period (Pos to Pos or Neg to Neg). Cleared
(L) on assertion of Alarm_Reset.
Control Functions
Sel_Clk:
Sel_Clk (L) selects CLK0 as the primary clock.
Sel_Clk (H) selects CLK1 as the primary clock.
Alarm_Reset:
Asserted by a negative edge. Generates a
one--shot reset pulse that clears INPUT_BAD latches and
Clk_Selected latch.
PLL_En:
While (L), the PLL reference signal is substituted for
the VCO output.
MR:
While (L), internal dividers are held in reset which holds all
Q outputs LOW.
Man Override (H)
(IDCS is disabled, PLL functions normally). PLL reference
signal (as indicated by Clk_Selected) will always be the CLK
selected by Sel_Clk. The status function INP_BAD is active in
Man Override (H) and (L).
Man Override (L)
(IDCS is enabled, PLL functions enhanced). The first CLK to
fail will latch it’s INP_BAD (H) status flag and select the other
input as the Clk_Selected for the PLL reference clock. Once
latched, the Clk_Selected and INP_BAD remain latched until
assertion of Alarm_Reset which clears all latches (INP_BADs
are cleared and Clk_Selected = Sel_Clk). NOTE: If both CLKs
are bad when Alarm_Reset is asserted, both INP_BADs will be
latched (H) after one Ext_FB period and Clk_Selected will be
latched (L) indicating CLK0 is the PLL reference signal. While
neither INP_BAD is latched (H), the Clk_Selected can be freely
changed with Sel_Clk. Whenever a CLK switch occurs,
(manually or by IDCS), following the next negative edge of the
newlyselectedPLLreferencesignal,thenextpositiveedgepair
ofExt_FBandthenewlyselectedPLLreferencesignalwillslew
to alignment.
To calculate the overall uncertainty between the input CLKs
and the outputs from multiple MPC99J93’s, the following
procedure should be used. Assuming that the input CLKs to all
MPC9993’sareexactlyinphase,thetotaluncertaintywillbethe
sumofthestaticphaseoffset,maxI/Ojitter,andoutputtooutput
skew.
During a dynamic switch, the output phase between two
devices may be increased for a short period of time. If the two
input CLKs are 400ps out of phase, a dynamic switch of an
MPC99J93 will result in an instantaneous phase change of
400ps to the PLL reference signal without a corresponding
change in the output phase (due to the limited response of the
PLL). As a result, the I/O phase of a device, undergoing this
switch, will initially be 400ps and diminish as the PLL slews to
its new phase alignment. This transient timing issue should be
considered when analyzing the overall skew budget of a
system.
Hot insertion and withdrawal
In PECL applications, a powered up driver will experience a
lowimpedancepaththroughanMPC99J93inputtoitspowered
down VCC pins. In this case, a 100 ohm series resistance
shouldbeusedinfrontoftheinputpinstolimitthedrivercurrent.
The resistor will have minimal impact on the rise and fall times
of the input signals.
Acquiring Frequency Lock
1. While the MPC99J93 is receiving a valid CLK signal, assert
Man_Override HIGH.
2. The PLL will phase and frequency lock within the specified
lock time.
3. Apply a HIGH to LOW transition to Alarm_Reset to reset
Input Bad flags.
4. De--assert Man_Override LOW to enable Intelligent Dynam-
ic Clock Switch mode.
F
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
.
相關PDF資料
PDF描述
MPD-425V 250W DC-DC POWER SUPPLY INPUT RANGE: 40~57VDC
MPE-902M SWITCHING POWER SUPPLY
MPF102G JFET VHF Amplifier
MPF4392G JFET Switching Transistors N−Channel − Depletion
MPF4393G JFET Switching Transistors N−Channel − Depletion
相關代理商/技術參數
參數描述
MPC99J93AC 功能描述:時鐘驅動器及分配 RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MPC99J93ACR2 功能描述:時鐘驅動器及分配 RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
MPC99J93FA 功能描述:IC CLOCK DRIVER LV 1:5 32-LQFP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數:1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應商設備封裝:* 包裝:*
MPCA06 制造商:Motorola Inc 功能描述:
MPCB-20.0-0-E563 制造商:TE Connectivity 功能描述:MPCB-20.0-0-E563
主站蜘蛛池模板: 南川市| 桐庐县| 清原| 景宁| 陆丰市| 南京市| 团风县| 青海省| 祁门县| 互助| 彝良县| 沙河市| 紫阳县| 大邑县| 全椒县| 广饶县| 昔阳县| 谷城县| 高台县| 光山县| 丽江市| 日照市| 子洲县| 惠州市| 汤阴县| 高要市| 区。| 衡阳市| 安平县| 桃园县| 波密县| 开化县| 松原市| 洛浦县| 娱乐| 克东县| 张家界市| 沁源县| 宣恩县| 抚宁县| 收藏|