欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: Q67100-Q1838
廠商: INFINEON TECHNOLOGIES AG
英文描述: Anti-Static Storage Bags; External Height:18"; External Width:18"; Features:Zipper closure, Amine-free, Noncorrosive; Material:Vapor-Coated Alum. Shield Bonded between Polyester Outer & Polyethylene Inner Layers RoHS Compliant: NA
中文描述: 64兆位同步DRAM
文件頁數: 11/53頁
文件大小: 418K
代理商: Q67100-Q1838
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
11
12.99
Power On and Initialization
The default power on state of the mode register is supplier specific and may be undefined. The
following power on and initialization sequence guarantees the device is preconditioned to each
users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and
initialized in a predefined manner.During power on, all
V
DD
and
V
DDQ
pins must be built up
simultaneously to the specified voltage when the input signals are held in the “NOP” state. The
power on voltage must not exceed
V
DD
+ 0.3 V on any of the input pins or
V
DD
supplies. The CLK
signal must be started at the same time. After power on, an initial pause of 200
μ
s is required
followed by a precharge of both banks using the precharge command. To prevent data contention
on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the
initial pause period. Once all banks have been precharged, the Mode Register Set Command must
be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also
required.These may be done before or after programming the Mode Register. Failure to follow these
steps may lead to unpredictable start-up modes.
Programming the Mode Register
The Mode register designates the operation mode at the read or write cycle. This register is divided
into 4 fields. A Burst Length Field to set the length of the burst, an Addressing Selection bit to
program the column access sequence in a burst cycle (interleaved or sequential), a CAS Latency
Field to set the access time at clock cycle and a Operation mode field to differentiate between
normal operation (Burst read and burst Write) and a special Burst Read and Single Write mode. The
mode set operation must be done before any activate command after the initial power up. Any
content of the mode register can be altered by re-executing the mode set command. All banks must
be in precharged state and CKE must be high at least one clock before the mode set operation. After
the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and
WE at the positive edge of the clock activate the mode set operation. Address input data at this
timing defines parameters to be set as shown in the previous table.
Read and Write Operation
When RAS is low and both CAS and WE are high at the positive edge of the clock, a RAS cycle
starts. According to address data, a word line of the selected bank is activated and all of sense
amplifiers associated to the wordline are set. A CAS cycle is triggered by setting RAS high and CAS
low at a clock timing after a necessary delay,
t
RCD
, from the RAS timing. WE is used to define either
a read (WE = H) or a write (WE = L) at this stage.
SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read or
write operations are allowed at up to a 133 MHz data rate. The numbers of serial data bits are the
burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8 and full page, where full
page is an optional feature in this device. Column addresses are segmented by the burst length and
serial data accesses are done within this boundary. The first column address to be accessed is
supplied at the CAS timing and the subsequent addresses are generated automatically by the
programmed burst length and its sequence. For example, in a burst length of 8 with interleave
sequence, if the first address is ‘2’, then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5.
Full page burst operation is only possible using the sequential burst type and page length is a
function of the I/O organization and column addressing. Full page burst operation do not self
相關PDF資料
PDF描述
Q67100-Q1841 BAG 3X5 SHIELDED ZIP LOCK
Q67100-Q1844 BAG 4X6 SHIELDED ZIP LOCK
Q67100-Q2776 BAG 5X8 SHIELDED ZIP LOCK
Q67100-Q2781 BAG 6X10 SHIELDED ZIP LOCK
Q67100-Q2800 BAG 8X10 SHIELDED ZIP LOCK
相關代理商/技術參數
參數描述
Q67100-Q1841 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:64-MBit Synchronous DRAM
Q67100-Q1844 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:64-MBit Synchronous DRAM
Q67100-Q2001 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:8M x 32-Bit Dynamic RAM Module
Q67100-Q2002 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 64-Bit Dynamic RAM Module
Q67100-Q2003 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 64-Bit Dynamic RAM Module
主站蜘蛛池模板: 行唐县| 新兴县| 樟树市| 和顺县| 凤翔县| 武乡县| 平凉市| 德清县| 青铜峡市| 淄博市| 满洲里市| 西畴县| 昂仁县| 安远县| 天全县| 密山市| 广汉市| 辉县市| 旅游| 绍兴县| 阿城市| 桐柏县| 三原县| 衡山县| 合山市| 稻城县| 建德市| 乌兰浩特市| 邛崃市| 靖安县| 吴江市| 烟台市| 佛山市| 吕梁市| 保山市| 河西区| 徐闻县| 崇信县| 灵武市| 吉林省| 钟祥市|