欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: Q67100-Q2124
廠商: SIEMENS AG
英文描述: 1M x 4-Bit Dynamic RAM
中文描述: 100萬× 4位動態隨機存儲器
文件頁數: 7/53頁
文件大?。?/td> 418K
代理商: Q67100-Q2124
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
7
12.99
Signal Pin Description
Pin
Type
Signal Polarity Function
CLK
Input
Pulse
Positive
Edge
The System Clock Input. All of the SDRAM inputs are
sampled on the rising edge of the clock.
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A11
Input
Level
During a Bank Activate command cycle, A0 - A11 define
the row address (RA0 - RA11) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-An define the
column address (CA0 - CAn) when sampled at the rising
clock edge.CAn depends from the SDRAM organization:
16M
×
4 SDRAM CAn = CA9
8M
×
8 SDRAM
CAn = CA8
4M
×
16 SDRAM CAn = CA7
(Page Length = 1024 bits)
(Page Length = 512 bits)
(Page Length = 256 bits)
In addition to the column address, A10 (= AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (= AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
BA0, BA1 Input
Level
Bank Select Inputs. Selects which bank is to be active.
DQx
Input
Output
Level
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
相關PDF資料
PDF描述
Q67100-Q2126 1M x 4-Bit Dynamic RAM
Q67100-Q2148 3.3V 256 K x 16-Bit EDO-DRAM 3.3V 256 K x 16-Bit EDO-DRAM Low power version with Self Refresh
Q67100-Q2246 3.3V 16M x 64-Bit EDO-DRAM Module 3.3V 16M x 72-Bit EDO-DRAM Module
Q67100-Q2330 8M x 32-Bit EDO-DRAM Module
Q67100-Q2366 4M x 36-Bit EDO - DRAM Module
相關代理商/技術參數
參數描述
Q67100-Q2126 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1M x 4-Bit Dynamic RAM
Q67100-Q2148 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:3.3V 256 K x 16-Bit EDO-DRAM 3.3V 256 K x 16-Bit EDO-DRAM Low power version with Self Refresh
Q67100-Q2149 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:3.3V 256 K x 16-Bit EDO-DRAM 3.3V 256 K x 16-Bit EDO-DRAM Low power version with Self Refresh
Q67100-Q2156 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:4M x 32-Bit EDO-DRAM Module
Q67100-Q2157 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:4M x 32-Bit EDO-DRAM Module
主站蜘蛛池模板: 涿鹿县| 牡丹江市| 湖口县| 玉山县| 额尔古纳市| 房产| 灌南县| 张家港市| 方城县| 玉溪市| 桂林市| 涪陵区| 钦州市| 七台河市| 西吉县| 沐川县| 金华市| 青川县| 安丘市| 敖汉旗| 兖州市| 新乐市| 瑞安市| 台前县| 琼海市| 凤城市| 栾川县| 抚宁县| 应用必备| 平和县| 钦州市| 威海市| 黎川县| 青田县| 屏山县| 遂平县| 濮阳县| 清水河县| 论坛| 仁布县| 洛宁县|