欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TLV320DAC3100IRHBR
廠商: TEXAS INSTRUMENTS INC
元件分類: DAC
英文描述: DAC WITH PROGRAMMABLE PLL, PQCC32
封裝: 5 X 5 MM, GREEN, PLASTIC, QFN-32
文件頁數: 47/97頁
文件大小: 1134K
代理商: TLV320DAC3100IRHBR
÷ M
GPIO1 (CLKOUT)
CDIV_CLKIN
MCLK
BCLK
DIN
PLL_CLK
DAC_CLK
DAC_MOD_CLK
M = 1, 2, ..., 127, 128
B0363-01
PLL_CLKIN R J.D
PLL_CLK
P
=
www.ti.com
SLAS671 – FEBRUARY 2010
Figure 5-22. General-Purpose Clock Output Options
Table 5-28. Maximum TLV320DAC3100 Clock Frequencies
Clock
DVDD
≥ 1.65 V
CODEC_CLKIN
≤ 110 MHz
DAC_CLK (DAC processing clock)
≤ 49.152 MHz
DAC_MAC_CLK
≤ 49.152 MHz with DRC disabled
≤ 48 MHz with DRC enabled
DAC_MOD_CLK
6.758 MHz
DAC_fS
0.192 MHz
BDIV_CLKIN
55 MHz
CDIV_CLKIN
100 MHz when M is odd
110 MHz when M is even
5.6.1
PLL
For lower power consumption, it is best to derive the internal audio processing clocks using the simple
dividers. When the input MCLK or other source clock is not an integer multiple of the audio processing
clocks, then it is necessary to use the onboard PLL. The TLV320DAC3100 fractional PLL can be used to
generate an internal master clock used to produce the processing clocks needed by the DAC. The
programmability of this PLL allows operation from a wide variety of clocks that may be available in the
system.
The PLL input supports clocks varying from 512 kHz to 20 MHz and is register-programmable to enable
generation of the required sampling rates with fine resolution. The PLL can be turned on by writing to
page 0 / register 5, bit D7. When the PLL is enabled, the PLL output clock, PLL_CLK, is given by the
following equation:
(6)
where
R = 1, 2, 3, ..., 16 (page 0 / register 5, default value = 1)
J = 1, 2,3, … , 63, (page 0 / register 6, default value = 4)
D = 0, 1, 2, …, 9999 (page 0 / register 7 and page 0 / register 8, default value = 0)
P = 1, 2, 3, …, 8 (page 0 / register 5, default value = 1)
Copyright 2010, Texas Instruments Incorporated
APPLICATION INFORMATION
51
Product Folder Link(s): TLV320DAC3100
相關PDF資料
PDF描述
TLV320DAC3100IRHBT DAC WITH PROGRAMMABLE PLL, PQCC32
TLV320DAC3101IRHBT DAC WITH PROGRAMMABLE PLL, PQCC32
TLV320DAC3101IRHBR DAC WITH PROGRAMMABLE PLL, PQCC32
TLV320DAC3120IRHBR SERIAL INPUT LOADING, 24-BIT DAC, PQCC32
TLV320DAC3120IRHBT SERIAL INPUT LOADING, 24-BIT DAC, PQCC32
相關代理商/技術參數
參數描述
TLV320DAC3100IRHBT 功能描述:音頻數/模轉換器 IC Low-Pwr Stereo Audio DAC RoHS:否 制造商:Texas Instruments 轉換器數量: 分辨率:16 bit 接口類型:I2S, UBS 轉換速率: 信噪比:98 dB 工作電源電壓:5 V DAC 輸出端數量:2 工作溫度范圍:- 25 C to + 85 C 電源電流:23 mA 安裝風格:SMD/SMT 封裝 / 箱體:TQFP-32 封裝:Reel
TLV320DAC3101 制造商:TI 制造商全稱:Texas Instruments 功能描述:Low-Power Stereo Audio DAC With Audio Processing and Stereo Class-D Speaker Amplifier
TLV320DAC3101EVM-U 功能描述:音頻 IC 開發工具 TLV320DAC3101EVM-U Eval Mod RoHS:否 制造商:Texas Instruments 產品:Evaluation Kits 類型:Audio Amplifiers 工具用于評估:TAS5614L 工作電源電壓:12 V to 38 V
TLV320DAC3101IRHBR 功能描述:音頻數/模轉換器 IC Low-Pwr audio DAC RoHS:否 制造商:Texas Instruments 轉換器數量: 分辨率:16 bit 接口類型:I2S, UBS 轉換速率: 信噪比:98 dB 工作電源電壓:5 V DAC 輸出端數量:2 工作溫度范圍:- 25 C to + 85 C 電源電流:23 mA 安裝風格:SMD/SMT 封裝 / 箱體:TQFP-32 封裝:Reel
TLV320DAC3101IRHBT 功能描述:音頻數/模轉換器 IC Low-Pwr audio DAC RoHS:否 制造商:Texas Instruments 轉換器數量: 分辨率:16 bit 接口類型:I2S, UBS 轉換速率: 信噪比:98 dB 工作電源電壓:5 V DAC 輸出端數量:2 工作溫度范圍:- 25 C to + 85 C 電源電流:23 mA 安裝風格:SMD/SMT 封裝 / 箱體:TQFP-32 封裝:Reel
主站蜘蛛池模板: 清徐县| 新津县| 六盘水市| 射洪县| 麦盖提县| 龙胜| 德钦县| 鄂尔多斯市| 陵川县| 余江县| 城市| 蒲江县| 新竹县| 绥宁县| 凌源市| 湘阴县| 皋兰县| 象山县| 彭阳县| 乌拉特中旗| 修武县| 昌吉市| 任丘市| 孟津县| 巧家县| 彰化市| 北辰区| 汾西县| 珲春市| 九江市| 泌阳县| 襄城县| 瑞金市| 抚宁县| 苗栗县| 新密市| 抚松县| 东兴市| 柳河县| 罗山县| 固阳县|