欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TSB41LV03AI
廠商: Texas Instruments, Inc.
英文描述: IEEE 1394a THREE-PORT CABLE TRANSCEIVER/ARBITER
中文描述: IEEE 1394a連接三端口電纜收發器/仲裁者
文件頁數: 40/50頁
文件大小: 662K
代理商: TSB41LV03AI
SLLS418G
JUNE 2000
REVISED JANUARY 2003
40
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
PRINCIPLES OF OPERATION
transmit (continued)
00
00
00
00
10
(f)
(g)
(e)
(d)
(c)
(b)
(a)
01
00
00
00
00
00
11
dn
d0, d1, . . .
Link Controls CTL and D
PHY High-Impedance CTL and D Outputs
D0
D7
CTL0, CTL1
SYSCLK
NOTE A: SPD = Speed code (see Table 20), d0
dn = Packet data
00
01
00
SPD
Figure 20. Normal Packet Transmission Timing
The sequence of events for a normal packet transmission is as follows:
1
a.
Transmit operation initiated. The PHY asserts grant on the CTL lines followed by idle to hand over
control of the interface to the link so that the link may transmit a packet. The PHY releases control of
the interface (i.e., it places its CTL and D outputs in a high-impedance state) following the idle cycle.
b.
Optional idle cycle. The link may assert at most one idle cycle preceding assertion of either hold or
transmit. This idle cycle is optional; the link is not required to assert idle preceding either hold or transmit.
c.
Optional hold cycles. The link may assert hold for up to 47 cycles preceding assertion of transmit. These
hold cycle(s) are optional; the link is not required to assert hold preceding transmit.
d.
Transmit data. When data is ready to be transmitted, the link asserts transmit on the CTL lines along
with the data on the D lines.
e.
Transmit operation terminated. The transmit operation is terminated by the link asserting hold or idle
on the CTL lines. The link asserts hold to indicate that the PHY is to retain control of the serial bus in
order to transmit a concatenated packet. The link asserts idle to indicate that packet transmission is
complete and the PHY may release the serial bus. The link then asserts idle for one more cycle following
this cycle of hold or idle before releasing the interface and returning control to the PHY.
f.
Concatenated packet speed-code. If multispeed concatenation is enabled in the PHY, the link asserts
a speed code on the D lines when it asserts hold to terminate packet transmission. This speed code
indicates the transmission speed for the concatenated packet that is to follow. The encoding for this
concatenated packet speed-code is the same as the encoding for the received packet speed code (see
Table 20). The link may not concatenate an S100 packet onto any higher-speed packet.
g.
After regaining control of the interface, the PHY asserts at least one cycle of idle before any subsequent
status transfer, receive operation, or transmit operation.
相關PDF資料
PDF描述
TSC692E 672-pin FineLine BGA
TSC695F IC,FPGA,57120-CELL,CMOS,BGA,1020PIN,PLASTIC
TSC695FL IC,FPGA,79040-CELL,CMOS,BGA,1020PIN,PLASTIC
TSL1301 102 x 1 Linear Sensor Array with Hold
TSL1401 128 x 1 Linear Sensor Array with Hold
相關代理商/技術參數
參數描述
TSB41LV03AIPFP 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Texas Instruments 功能描述:
TSB41LV03APFP 功能描述:緩沖器和線路驅動器 THREE-PORT CABLE XCVR/ARBITER RoHS:否 制造商:Micrel 輸入線路數量:1 輸出線路數量:2 極性:Non-Inverting 電源電壓-最大:+/- 5.5 V 電源電壓-最小:+/- 2.37 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Reel
TSB41LV03APFPG4 功能描述:1394 接口集成電路 THREE-PORT CABLE XCVR/ARBITER RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB41LV03PFP 制造商:Texas Instruments 功能描述:
TSB41LV03PFP WAF 制造商:Texas Instruments 功能描述:
主站蜘蛛池模板: 社旗县| 利津县| 新民市| 江山市| 兴和县| 宁陵县| 富顺县| 团风县| 民权县| 磐石市| 尼玛县| 聂拉木县| 安西县| 吴旗县| 嘉善县| 丰城市| 满洲里市| 洞头县| 龙陵县| 原阳县| 洛川县| 颍上县| 科技| 南漳县| 漳州市| 迁安市| 峨眉山市| 闻喜县| 江达县| 红桥区| 蓬安县| 当雄县| 黄龙县| 犍为县| 剑河县| 儋州市| 仙桃市| 阿克| 东兰县| 南京市| 于田县|