欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7854SQ
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
中文描述: 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, PARALLEL ACCESS, CDIP28
封裝: 0.600 INCH, CERDIP-28
文件頁數: 23/28頁
文件大小: 264K
代理商: AD7854SQ
AD7854/AD7854L
REV. B
23
PARALLEL INTERFACE
Reading
The timing diagram for a read cycle is shown in Figure 35. The
CONVST
and BUSY signals are not shown here as the read
cycle may occur while a conversion is in progress or after the
conversion is complete.
The HBEN signal is low for the first read and high for the sec-
ond read. This ensures that it is the lower 12 bits of the 16-bit
word are output in the first read and the 8 MSBs of the 16-bit
word are output in the second read. If required, the HBEN
signal may be high for the first read and low for the second
read to ensure that the high byte is output in the first read
and the lower byte in the second read. The
CS
and
RD
sig-
nals are gated together internally and level triggered active
low. Both
CS
and
RD
may be tied together as the timing speci-
fication for t
5
and t
6
are both 0 ns min. The data is output a time t
8
after both
CS
and
RD
go low. The
RD
rising edge should be
used to latch the data by the user and after a time t
9
the data
lines will go into their high impedance state.
In Figure 35, the first read outputs the 12 LSBs of the 16-bit
word on pins DB0 to DB11 (DB0 being the LSB of the 12-bit
read). The second read outputs the 8 MSBs of the 16-bit word
on pins DB0 to DB7 (DB0 being the LSB of the 8-bit read). If the
system has a 12-bit or a 16-bit data bus, only one read operation
is necessary to obtain the 12-bit conversion result (12 bits are
output in the first read). A second read operation is not required.
If the system has an 8-bit data bus then two reads are needed.
Pins DB0 to DB7 should be connected the 8-bit data bus. Pins
DB8 to DB11 should be tied to DGND or DV
DD
via 10 k
resistors. With this arrangement, HBEN is pulled low for the
first read and the 8 LSBs of the 16-bit word are output on pins
DB0 to DB7 (data on pins DB8 to DB11 will be ignored).
HBEN is pulled high for the second read and now the 8 MSBs
of the 16-bit word are output on pins DB0 to DB7.
DATA
t
3
= 15ns MIN,
t
4
= 5ns MIN,
t
=
t
= 0ns MIN,
t
8
= 50ns MAX,
t
9
= 5/40ns MIN/MAX,
t
10
= 70ns MIN
t
3
t
4
t
3
t
4
t
5
t
6
t
9
t
8
HBEN
CS
RD
DATA
t
10
DATA
t
7
Figure 35. Read Cycle Timing Diagram Using
CS
and
RD
In the case where the AD7854/AD7854L is operated as a read-
only ADC, the
WR
pin can be tied permanently high. The read
operation need only consist of one read if the system has a 12-
bit or a 16-bit data bus.
When both the
CS
and
RD
signals are tied permanently low a
different timing arrangement results, as shown in Figure 36.
Here the data is output a time t
20
before the falling edge of the
BUSY signal. This allows the falling edge of BUSY to be used
for latching the data. Again if HBEN is low during the conver-
sion the 12 LSBs of the 16-bit word will be output on pins DB0
to DB11. Bringing HBEN high causes the 8 MSBs of the 16-bit
word to be output on pins DB0 to DB7. Note that with this
arrangement the data lines are always active.
t
1
= 100ns MIN,
t
= 70ns MIN,
t
19
=
t
20
= 70ns MIN,
t
21
=
t
22
= 60ns MAX
t
1
t
2
t
CONVERT
CONVERSION IS INITIATED ON THIS EDGE
t
19
t
20
t
18
t
21
t
22
OLD DATA VALID
NVALID
(DB0
DB11)
NVALID
(DB8
DB11)
NVALID
(DB0
DB11)
NVALID
(DB8
DB11)
ON PINS DB0 TO DB11
ON PINS DB0 TO DB7
CONVST
BUSY
HBEN
DATA
Figure 36. Read Cycle Timing Diagram with
CS
and
RD
Tied Low
Writing
The timing diagram for a write cycle is shown in Figure 37. The
CONVST
and BUSY signals are not shown here as the write
cycle may occur while a conversion is in progress or after the
conversion is complete.
To write a 16-bit word to the AD7854/AD7854L, two 8-bit
writes are required. The HBEN signal must be low for the first
write and high for the second write. This ensures that it is the
lower 8 bits of the 16-bit word are latched in the first write and
the 8 MSBs of the 16-bit word are latched in the second write.
For both write operations the 8 bits of data should be present on
pins DB0 to DB7 (DB0 being the LSB of the 8-bit write). Any
data on pins DB8 to DB11 is ignored when writing to the device.
The
CS
and
WR
signals are gated together internally. Both
CS
and
WR
may be tied together as the timing specification for t
13
and t
14
are both 0 ns min. The data is latched on the rising edge
of
WR
. The data needs to be set up a time t
16
before the
WR
rising edge and held for a time t
17
after the
WR
rising edge.
DATA
t
11
t
12
t
11
t
12
t
13
t
14
t
10
t
15
t
16
t
17
HBEN
CS
WR
DATA
DATA
t
11
= 0ns MIN,
t
12
= 5ns MIN,
t
13
=
t
= 0ns MIN,
t
15
= 70ns MIN,
t
16
= 10ns MIN,
t
17
= 5ns MIN
Figure 37. Write Cycle Timing Diagram
Resetting the Parallel Interface
If random data has been inadvertently written to the test regis-
ter, it is necessary to write the 16-bit word 0100 0000 0000
0010 (in two 8-bit bytes) to restore the test register to its
default value.
相關PDF資料
PDF描述
AD7854L* 3.3V/5V Low Power RS232 3-Driver/5-Receiver Transceiver; Package: SSOP; No of Pins: 28; Temperature Range: 0°C to +70°C
AD7854BR 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7854AR 3 V to 5 V Single Supply, 200 kSPS 12-Bit Sampling ADCs
AD7854L 12-Bit Sampling ADC(單電源,200kSPS 12位采樣A/D轉換器)
AD7854 12-Bit Sampling ADC(單電源,200kSPS 12位采樣A/D轉換器)
相關代理商/技術參數
參數描述
AD7856 制造商:AD 制造商全稱:Analog Devices 功能描述:5 V Single Supply, 8-Channel 14-Bit 285 kSPS Sampling ADC
AD7856AN 制造商:Analog Devices 功能描述:ADC Single SAR 285ksps 14-bit Serial 24-Pin PDIP 制造商:Analog Devices 功能描述:IC 14BIT ADC 7856 DIP24
AD7856ANZ 功能描述:IC ADC 14BIT 8CHAN 5V 24DIP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 其它有關文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數:12 采樣率(每秒):20M 數據接口:并聯 轉換器數目:2 功率耗散(最大):155mW 電壓電源:模擬和數字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應商設備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數目和類型:4 個單端,單極;2 個差分,單極 產品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7856AR 功能描述:IC ADC 14BIT 8CH 5V 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:12 采樣率(每秒):300k 數據接口:并聯 轉換器數目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數目和類型:1 個單端,單極;1 個單端,雙極
AD7856AR-REEL 功能描述:IC ADC 14BIT 8CH 5V 24-SOIC RoHS:否 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1,000 系列:- 位數:12 采樣率(每秒):300k 數據接口:并聯 轉換器數目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數目和類型:1 個單端,單極;1 個單端,雙極
主站蜘蛛池模板: 蕲春县| 泾川县| 如皋市| 治多县| 麻江县| 济宁市| 太原市| 响水县| 深圳市| 密山市| 原阳县| 崇州市| 阿荣旗| 遂平县| 阿克苏市| 全州县| 济阳县| 江安县| 新龙县| 本溪| 蓬莱市| 页游| 文成县| 准格尔旗| 斗六市| 出国| 来宾市| 翁源县| 淮安市| 秦皇岛市| 微博| 建始县| 金溪县| 香港 | 青阳县| 饶河县| 阿拉善盟| 商南县| 旬邑县| 太原市| 梓潼县|