欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): ADSP-BF561SBB500
廠商: ANALOG DEVICES INC
元件分類: 數(shù)字信號(hào)處理
英文描述: Blackfin Embedded Symmetric Multi-Processor
中文描述: 32-BIT, 500 MHz, OTHER DSP, PBGA297
封裝: PLASTIC, MS-0340AAL-1, BGA-297
文件頁(yè)數(shù): 12/52頁(yè)
文件大小: 508K
代理商: ADSP-BF561SBB500
Rev. PrC
|
Page 12 of 52
|
April 2004
ADSP-BF561
Preliminary Technical Data
the processor can take advantage of Dynamic Power Manage-
ment, without affecting the I/O devices. There are no
sequencing requirements for the various power domains.
The power dissipated by a processor is largely a function of the
clock frequency of the processor and the square of the operating
voltage. For example, reducing the clock frequency by 25%
results in a 25% reduction in dynamic power dissipation, while
reducing the voltage by 25% reduces dynamic power dissipation
by more than 40%. Further, these power savings are additive, in
that if the clock frequency and supply voltage are both reduced,
the power savings can be dramatic.
The Dynamic Power Management feature of the ADSP-BF561
allows both the processor’s input voltage (V
DDINT
) and clock
frequency (f
CCLK
) to be dynamically controlled.
The savings in power dissipation can be modeled using the
Power Savings Factor and % Power Savings calculations.
The Power Savings Factor is calculated as:
where the variables in the equations are:
f
CCLKNOM
is the nominal core clock frequency
f
CCLKRED
is the reduced core clock frequency
V
DDINTNOM
is the nominal internal supply voltage
V
DDINTRED
is the reduced internal supply voltage
T
NOM
is the duration running at f
CCLKNOM
T
RED
is the duration running at f
CCLKRED
The percent power savings is calculated as:
VOLTAGE REGULATION
The ADSP-BF561 processor provides an on-chip voltage regula-
tor that can generate processor core voltage levels 0.85V(-5% /
+10%) to 1.2V(-5% / +10%) from an external 2.25 V to 3.6 V
supply.
Figure 4
shows the typical external components
required to complete the power management system. The regu-
lator controls the internal logic voltage levels and is
programmable with the Voltage Regulator Control Register
(VR_CTL) in increments of 50 mV. To reduce standby power
consumption, the internal voltage regulator can be programmed
to remove power to the processor core while keeping I/O power
(V
DDEXT
) supplied. While in hibernation, V
DDEXT
can still be
applied, eliminating the need for external buffers. The voltage
regulator can be activated from this powerdown state by assert-
ing RESET, which will then initiate a boot sequence. The
regulator can also be disabled and bypassed at the user’s
discretion.
Table 4. ADSP-BF561 Power Domains
Power Domain
All internal logic
I/O
VDD Range
V
DDINT
V
DDEXT
Figure 4. Voltage Regulator Circuit
Power Savings Factor
f
CCLKNOM
---------------------
V
DDINTNOM
--------------------------
2
×
T
NOM
------------
×
=
% Power Savings
1
Power Savings Factor
(
)
100%
×
=
相關(guān)PDF資料
PDF描述
ADSP21020 32/40-Bit IEEE Floating-Point DSP Microprocessor
ADSP-21020BG-100 32/40-Bit IEEE Floating-Point DSP Microprocessor
ADSP2184 16 A SPDT MINIATURE POWER RELAY
ADSP2185 DSP Microcomputer
ADSP2186 DSP Microcomputer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-BF561SBB600 功能描述:IC DSP 32BIT 600MHZ 297-BGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:Blackfin® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-BF561SBB600 制造商:Analog Devices 功能描述:IC MULTIPROCESSOR
ADSP-BF561SBB6ENG 制造商:Analog Devices 功能描述:- Trays
ADSP-BF561SBBCZ-5A 功能描述:IC DSP CTRLR 32B 500MHZ 256CPBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:Blackfin® 標(biāo)準(zhǔn)包裝:40 系列:TMS320DM64x, DaVinci™ 類型:定點(diǎn) 接口:I²C,McASP,McBSP 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:160kB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:0°C ~ 90°C 安裝類型:表面貼裝 封裝/外殼:548-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:548-FCBGA(27x27) 包裝:托盤 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
ADSP-BF561SBBZ500 功能描述:IC PROCESSOR 500MHZ 297-PBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:Blackfin® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
主站蜘蛛池模板: 保靖县| 咸宁市| 库尔勒市| 舒城县| 深泽县| 呼图壁县| 邹城市| 安康市| 广东省| 黑水县| 萝北县| 扶余县| 基隆市| 镇巴县| 海安县| 吕梁市| 兴宁市| 个旧市| 车险| 砚山县| 宁都县| 苏尼特右旗| 南阳市| 静宁县| 万山特区| 舒城县| 晋州市| 聊城市| 冀州市| 彭州市| 常山县| 舟曲县| 宣威市| 宁阳县| 丰顺县| 岫岩| 教育| 永泰县| 宜黄县| 怀来县| 民权县|