欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: FAN5068DDR
廠商: Fairchild Semiconductor Corporation
英文描述: FAN5068 Component calculation and simulation tools
中文描述: FAN5068組件的計算和模擬工具
文件頁數: 15/18頁
文件大小: 159K
代理商: FAN5068DDR
FAN5068
PRODUCT SPECIFICATION
REV. 1.0.1 9/9/04
15
Low-Side Losses
Q2, however, switches on or off with its parallel shottky
diode conducting, therefore V
DS
0.5V. Since P
SW
is pro-
portional to V
DS
, Q2’s switching losses are negligible and
we can select Q2 based on R
DS(ON)
only.
Conduction losses for Q2 are given by:
where R
DS(ON)
is the R
DS(ON)
of the MOSFET at the highest
operating junction temperature and
is the minimum duty cycle for the converter. Since D
MIN
<
20% for portable computers, (1-D)
1 produces a conserva-
tive result, further simplifying the calculation.
The maximum power dissipation (P
D(MAX)
) is a function of
the maximum allowable die temperature of the low-side
MOSFET, the
θ
J-A
, and the maximum allowable ambient
temperature rise:
θ
J-A
, depends primarily on the amount of PCB area that can
be devoted to heat sinking (see FSC app note AN-1029 for
SO-8 MOSFET thermal information).
PCB Design Guidelines:
Below is a summary of recommendations for PCB layout
when using MLP packages:
1.
PCB lead finger pad should be designed 0.2-0.5mm
longer than the package terminal length for good fillet-
ing.
2.
Non Solder Mask Defined (NSMD) pads are recom-
mended over SMD pads due to the tighter tolerance on
copper etching than solder masking.
3.
For Good thermal performance it is recommended to use
4 layer PCB's with vias to effectively remove heat from
the device.
4.
For a 5X5 die size, it is recommended to use 0.3-
0.33mm size holes in the middle.
5.
Vias should be plugged to prevent voids being formed
between the exposed pad and PCB thermal pad due to
solder escaping by the capillary effect. This can be
avoided by tenting the via during the solder mask pro-
cess. The via solder mask diameter should be 100μm
larger than the via hole diameter.
PCB Layout General Guidelines
Switching converters, even during normal operation, pro-
duce short pulses of current which could cause substantial
ringing and be a source of EMI if layout constrains are not
observed.
There are two sets of critical components in a DC-DC con-
verter. The switching power components process large
amounts of energy at high rate and are noise generators. The
low power components responsible for bias and feedback
functions are sensitive to noise.
A multi-layer printed circuit board is recommended. Dedi-
cate one solid layer for a ground plane. Dedicate another
solid layer as a power plane and break this plane into smaller
islands of common voltage levels.
Notice all the nodes that are subjected to high dV/dt voltage
swing such as SW, HDRV and LDRV, for example. All sur-
rounding circuitry will tend to couple the signals from these
nodes through stray capacitance. Do not oversize copper
traces connected to these nodes. Do not place traces con-
nected to the feedback components adjacent to these traces.
Keep the wiring traces from the IC to the MOSFET gate and
source as short as possible and capable of handling peak cur-
rents of 2A. Minimize the area within the gate-source path to
reduce stray inductance and eliminate parasitic ringing at the
gate.
Locate small critical components like the soft-start capacitor
and current sense resistors as close as possible to the respec-
tive pins of the IC.
Specific Layout recommendations
All component designators reference Figure 1. Layout exam-
ples refer to the FAN5068 EVAL board, available through
your Fairchild Semiconductor representative.
1.
All currents flow in a closed path. All routing should
ensure that the currents are returned to their source of
origin by the shortest possible path without creating
unnecessary loops.
2.
A Multi layer (4 layers or more) PCB facilitates the use
of a complete Ground layer which acts as very low
impedance return path for both the control and power
return currents. This ground plane will also increase the
noise immunity of the control circuit by providing a
shield against radiated disturbances. In the Eval board
layout Layer 2 is reserved for the GND plane.
3.
VCC of the controller should be de-coupled with a
ceramic capacitor (C4) very close to the pin. If it is pos-
sible, the capacitor could be connected across the VCC
(#14) and the GND (#19) pins on top copper. Pin 19
should also connect to the GND plane with a via at the
pin. If a short top-copper connection for C4 is not possi-
ble the capacitor should be close to the VCC pin with
P
COND
1
D
(
)
I
OUT
2
×
R
DS ON
)
×
=
(13)
D
V
IN
-V
=
P
D MAX
)
T
-------------------------------------------------
T
)
J
A
=
(14)
相關PDF資料
PDF描述
FAN5069MTCX PWM and LDO Controller Combo
FAN5069 PWM and LDO Controller Combo
FAN5069EMTCX PWM and LDO Controller Combo
FAN5070 High Performance Programmable Synchronous DC-DC Controller
FAN5070M Voltage-Mode SMPS Controller
相關代理商/技術參數
參數描述
FAN5068MPX 功能描述:電流型 PWM 控制器 DDR-1/DDR-2 plus ACPI Regulator Combo RoHS:否 制造商:Texas Instruments 開關頻率:27 KHz 上升時間: 下降時間: 工作電源電壓:6 V to 15 V 工作電源電流:1.5 mA 輸出端數量:1 最大工作溫度:+ 105 C 安裝風格:SMD/SMT 封裝 / 箱體:TSSOP-14
FAN5069 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:PWM and LDO Controller Combo
FAN5069_06 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:PWM and LDO Controller Combo
FAN5069_08 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:PWM and LDO Controller Combo
FAN5069B_BAC3116B WAF 制造商:Fairchild Semiconductor Corporation 功能描述:
主站蜘蛛池模板: 青川县| 舟山市| 花莲市| 佛教| 新安县| 岗巴县| 宁陕县| 东海县| 昭通市| 峨山| 嘉祥县| 桐城市| 清苑县| 云阳县| 信宜市| 宁国市| 汤阴县| 托里县| 邢台县| 突泉县| 霍州市| 彝良县| 遵义县| 安多县| 康定县| 边坝县| 宁蒗| 宝山区| 广宁县| 蓝田县| 定日县| 阳春市| 荣昌县| 大冶市| 平原县| 丹东市| 修文县| 东安县| 北京市| 靖西县| 界首市|