欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: HD74CDC2510B
廠商: Hitachi,Ltd.
英文描述: 3.3-V Phase-lock Loop Clock Driver(3.3-V 鎖相環時鐘驅動器)
中文描述: 的3.3V鎖相環時鐘驅動器(3.3 V的鎖相環時鐘驅動器)
文件頁數: 1/11頁
文件大?。?/td> 45K
代理商: HD74CDC2510B
HD74CDC2510B
3.3-V Phase-lock Loop Clock Driver
ADE-205-219F (Z)
7th. Edition
October 1999
Description
The HD74CDC2510B is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a
phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the
clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The
HD74CDC2510B operates at 3.3 V V
CC
and is designed to drive up to five clock loads per output.
Bank of outputs provide ten low-skew, low-jitter copies of the input clock. Output signal duty cycles are
adjusted to 50 percent independent of the duty cycle at the input clock. Bank of outputs can be enabled or
disabled via the control (G) inputs. When the G inputs are high, the outputs switch in phase and frequency
with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the HD74CDC2510B does not require external RC networks. The
loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, HD74CDC2510B requires a stabilization time to achieve phase lock
of the feedback signal to the reference signal. This stabilization time is required, following power up and
application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL
reference or feedback signals. The PLL can be bypassed for test purposes by strapping AV
CC
to ground.
Features
Meets “PC SDRAM registered DIMM design support document, Rev. 1.2”
Phase-lock loop clock distribution for synchronous DRAM applications
External feedback (FBIN) pin is used to synchronize the outputs to the clock input
No external RC network required
Support spread spectrum clock (SSC) synthesizers
Note:
Only by a change of a suffix (A to B) for standardization, there isn’t any change of the product.
相關PDF資料
PDF描述
HD74CDC587 3.3-V Phase-lock Loop Clock Driver with 3-state Outputs(3.3-V 鎖相環時鐘驅動器)
HD74CDC857 3.3/2.5-V Phase-lock Loop Clock Driver
HD74CDCF2509B 3.3-V Phase-lock Loop Clock Driver(3.3V鎖相環時鐘驅動器)
HD74CDCF2510B 3.3-V Phase-lock Loop Clock Driver(3.3V鎖相環時鐘驅動器)
HD74CDCV857 2.5-V Phase-lock Loop Clock Driver
相關代理商/技術參數
參數描述
HD74CDC2510BTEL 制造商:Renesas Electronics Corporation 功能描述:FACT - Tape and Reel
HD74CDCF2509BTEL 制造商:Renesas Electronics Corporation 功能描述:FACT - Tape and Reel
HD74CDCF2510BTEL 制造商:Renesas Electronics Corporation 功能描述:FACT - Tape and Reel
HD74CDCF2510BTEL-E 制造商:Renesas Electronics Corporation 功能描述:PLL CLOCK DRIVERS - Tape and Reel
HD74CDCV857RTE 制造商:Renesas Electronics Corporation 功能描述:FACT - Tape and Reel
主站蜘蛛池模板: 屏东县| 包头市| 奉节县| 建平县| 邻水| 阜康市| 临夏市| 大邑县| 山东省| 建平县| 梁平县| 中西区| 德保县| 中宁县| 乌拉特后旗| 屏东市| 孙吴县| 闽侯县| 仁寿县| 托里县| 磐安县| 宿州市| 尉氏县| 永兴县| 错那县| 城步| 延吉市| 罗源县| 宁城县| 涞水县| 麦盖提县| 龙井市| 南涧| 贺州市| 辽阳县| 邢台市| 四川省| 化德县| 盐源县| 响水县| 丹凤县|