Figure 2-8. Per Quadrant Primary Clock Selection Figure 2-9. Per Quadrant Secondary Clock S" />

欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: LFEC6E-3F256C
廠商: Lattice Semiconductor Corporation
文件頁數: 24/163頁
文件大小: 0K
描述: IC FPGA 6.1KLUTS 195I/O 256-BGA
標準包裝: 90
系列: EC
邏輯元件/單元數: 6100
RAM 位總計: 94208
輸入/輸出數: 195
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 256-BGA
供應商設備封裝: 256-FPBGA(17x17)
其它名稱: 220-1236
2-9
Architecture
LatticeECP/EC Family Data Sheet
Figure 2-8. Per Quadrant Primary Clock Selection
Figure 2-9. Per Quadrant Secondary Clock Selection
Figure 2-10. Slice Clock Selection
sysCLOCK Phase Locked Loops (PLLs)
The PLL clock input, from pin or routing, feeds into an input clock divider. There are three sources of feedback sig-
nal to the feedback divider: from CLKOP (PLL Internal), from clock net (CLKOP) or from a user clock (PIN or logic).
There is a PLL_LOCK signal to indicate that VCO has locked on to the input clock signal. Figure 2-11 shows the
sysCLOCK PLL diagram.
The setup and hold times of the device can be improved by programming a delay in the feedback or input path of
the PLL which will advance or delay the output clock with reference to the input clock. This delay can be either pro-
4 Primary Clocks (CLK0, CLK1, CLK2, CLK3) per Quadrant
20 Primary Clock Sources: 12 PLLs + 4 PIOs + 4 Routing1
DCS
1. Smaller devices have fewer PLL related lines.
4 Secondary Clocks per Quadrant
20 Secondary Clock Feedlines : 4 Clock Input Pads + 16 Routing Signals
Primary Clock
Secondary Clock
Routing
Clock to
each slice
GND
相關PDF資料
PDF描述
VE-25R-CW-F3 CONVERTER MOD DC/DC 7.5V 100W
REC3-1212DRW/H2/A CONV DC/DC 3W 9-18VIN +/-12VOUT
LFXP10C-3FN388C IC FPGA 9.7KLUTS 244I/O 388-BGA
FAN5345S20X IC LED DVR ASYNC BOOST 20V 6SSOT
VI-B21-CY-S CONVERTER MOD DC/DC 12V 50W
相關代理商/技術參數
參數描述
LFEC6E-3F256I 功能描述:FPGA - 現場可編程門陣列 6.1 LUT 195 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
LFEC6E-3F484C 功能描述:FPGA - 現場可編程門陣列 6.1 LUT 224 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
LFEC6E-3F484I 功能描述:FPGA - 現場可編程門陣列 6.1 LUT 224 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
LFEC6E-3F672C 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC6E-3F672I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
主站蜘蛛池模板: 保靖县| 北安市| 金川县| 临洮县| 彰化市| 大新县| 锡林浩特市| 基隆市| 漳州市| 朝阳县| 磐石市| 清徐县| 安国市| 保亭| 额敏县| 沙坪坝区| 绵阳市| 双柏县| 定远县| 博兴县| 襄城县| 左权县| 彭山县| 安仁县| 兰州市| 明光市| 泽库县| 焦作市| 桑日县| 恩平市| 阿坝| 云和县| 昭通市| 吴堡县| 霸州市| 容城县| 和田市| 石家庄市| 海盐县| 大石桥市| 巢湖市|