欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: MPC9229
廠商: Motorola, Inc.
英文描述: 400 MHz Low Voltage PECL Clock Synthesizer
中文描述: 400 MHz低電壓PECL時鐘合成器
文件頁數(shù): 1/12頁
文件大小: 366K
代理商: MPC9229
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Order Number: MPC9229/D
Rev 1 03/2003
Motorola, Inc. 2003
400 MHz Low Voltage PECL
Clock Synthesizer
The MPC9229 is a 3.3V compatible, PLL based clock synthesizer
targeted for high performance clock generation in mid-range to
high-performance telecom, networking and computing applications. With
output frequencies from 25 MHz to 400 MHz and the support ofdifferential
PECL output signals the device meets the needs of the most demanding
clock applications.
Features
25 MHz to 400 MHz synthesized clock output signal
Differential PECL output
LVCMOS compatible control inputs
On-chip crystal oscillator for reference frequency generation
3.3V power supply
Fully integrated PLL
Minimal frequency overshoot
Serial 3-wire programming interface
Parallel programming interface for power-up
32 lead LQFP and 28 PLCC packaging
SiGe Technology
Ambient temperature range 0
°
C to +70
°
C
Pin and function compatible to the MC12429
Functional Description
The internal crystal oscillator uses the external quartz crystal as the
basis of its frequency reference. The frequency of the internal crystal
oscillator is divided by 16 and then multiplied by the PLL. The VCO within
the PLL operates over a range of 800 to 1600 MHz. Its output is scaled by
a divider that is configured by either the serial or parallel interfaces. The
crystal oscillator frequency f
XTAL
,the PLL feedback-divider Mand the PLL
post-divider N determine the output frequency.
The feedback path of the PLL is internal. The PLL adjusts the VCO output frequency to be 4
M times the reference frequency
by adjusting the VCO control voltage. Note that for some values of M (either too high or too low) the PLL will not achieve phase
lock. The PLL will be stable if the VCO frequency is within the specified VCO frequency range (800 to 1600 MHz). The M-value
must be programmed by the serial or parallel interface.
The PLL post-divider N is configured through either the serial or the parallel interfaces, and can provide one of four division
ratios (1, 2, 4, or 8). This divider extends performance of the part while providing a 50% duty cycle. The output driver is driven
differentially from the output divider, and is capable of driving a pair of transmission lines terminated 50
to V
CC
– 2.0V. The
positive supply voltage for the internal PLL is separated from the power supply for the core logic and output drivers to minimize
noise induced jitter.
The configuration logic has two sections: serial and parallel. The parallel interface uses the values at the M[8:0] and N[1:0]
inputs to configure the internal counters. It is recommended on system reset to hold the P_LOAD input LOWuntil powerbecomes
valid. On the LOW–to–HIGH transition of P_LOAD, the parallel inputs are captured. The parallel interface has priority over the
serial interface. Internal pullup resistors are provided on the M[8:0] and N[1:0] inputs prevent the LVCMOS compatible control
inputs from floating.
The serial interface centers on a fourteen bit shift register. The shift register shifts once per rising edge of the S_CLOCK input.
The serial input S_DATA must meet setup and hold timing as specified in the AC Characteristics section of this document. The
configuration latches will capture the value of the shift register on the HIGH–to–LOW edge of the S_LOAD input. See the
programming section for more information. The TEST output reflects various internal node values, and is controlled by the T[2:0]
bits in the serial data stream. In order to minimize the PLL jitter, it is recommended to avoid active signal on the TEST output.
FA SUFFIX
32 LEAD LQFP PACKAGE
CASE 873A
MPC9229
400 MHZ LOW VOLTAGE
CLOCK SYNTHESIZER
FN SUFFIX
28--LEAD PLCC PACKAGE
CASE 776
F
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
.
相關(guān)PDF資料
PDF描述
MPC9230 800 MHz Low Voltage PECL Clock Synthesizer
MPC9350 LOW VOLTAGE PLL CLOCK DRIVER
MPC9350D LOW VOLTAGE PLL CLOCK DRIVER
MPC9446 2.5V and 3.3V LVCMOS Clock Fanout Buffer
MPC9448 3.3V/2.5V LVCMOS 1:12 Clock Fanout Buffer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC9229AC 功能描述:時鐘合成器/抖動清除器 FSL 400MHz LVPECL Freq. Synthesizer RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC9229ACR2 功能描述:時鐘合成器/抖動清除器 FSL 400MHz LVPECL Freq. Synthesizer RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC9229EI 功能描述:時鐘合成器/抖動清除器 FSL 400MHz LVPECL Freq. Synthesizer RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC9229EIR2 功能描述:時鐘合成器/抖動清除器 FSL 400MHz LVPECL Freq. Synthesizer RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC9229FA 功能描述:IC PECL CLOCK LV 400MHZ 32-LQFP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
主站蜘蛛池模板: 虎林市| 广元市| 临沧市| 天全县| 汾西县| 高青县| 平谷区| 松桃| 喜德县| 景洪市| 建始县| 仙游县| 榆社县| 思南县| 屏东县| 成都市| 昌图县| 潼南县| 抚松县| 双桥区| 静乐县| 鹤壁市| 肥乡县| 松溪县| 黑水县| 金堂县| 景泰县| 大同市| 龙泉市| 封丘县| 昭平县| 上思县| 当雄县| 盐边县| 临武县| 永新县| 仙居县| 平遥县| 汶川县| 五大连池市| 德庆县|