欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TSB41AB3
英文描述: IC APEX 20KE FPGA 400K 672-FBGA
中文描述: 3個IEEE 1394a端口電纜收發器/仲裁器
文件頁數: 48/50頁
文件大小: 662K
代理商: TSB41AB3
SLLS418G
JUNE 2000
REVISED JANUARY 2003
48
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
PRINCIPLES OF OPERATION
interface reset and disable (continued)
The sequence of events for initialization of the PHY-LLC interface when the interface is in the nondifferentiated
mode of operation (ISO terminal is high) is as follows:
1
a.
LPS reasserted. After the interface has been in the reset or disabled state for at least the minimum
T
RESTORE
time, the LLC causes the interface to be initialized and restored to normal operation by
reasserting the LPS signal. (In Figure 27, the interface is shown in the disabled state with SYSCLK low
inactive. However, the interface initialization sequence described here is also executed if the interface
is merely reset but not yet disabled. )
b.
SYSCLK activated. If the interface is disabled, the PHY reactivates its SYSCLK output when it detects
that LPS has been reasserted. If the PHY has entered a low-power state, it takes between 5.3 ms to
7.3 ms for SYSCLK to be restored; if the PHY is not in a low-power state, SYSCLK is restored within
60 ns. The SYSCLK output is a 50% duty cycle square wave with a frequency of 49.152 MHz
±
100 ppm
(period of 20.345 ns). During the first seven cycles of SYSCLK, the PHY continues to drive the CTL and
D terminals low. The LLC is also required to drive its CTL and D outputs low for one of the first six cycles
of SYSCLK but to otherwise place its CTL and D outputs in a high-impedance state. The LLC continues
to drive its LREQ output low during this time.
c.
Receive indicated. Upon the eighth SYSCLK cycle following reassertion of LPS, the PHY asserts the
receive state on the CTL lines and the data-on indication (all ones) on the D lines for one or more cycles.
d.
Initialization complete. The PHY asserts the Idle state on the CTL lines and logic 0 on the D lines. This
indicates that the PHY-LLC interface initialization is complete and normal operation may commence.
The PHY accepts requests from the LLC via the LREQ line.
TBS41AB3 data sheet document history
DATE
PAGE NUMBER
REVISION
12/2002
10
Changed part number TSB41AB3I to TSB41AB3I-EP
12/2002
20
Corrected value of Vendor_ID to 08_00_28h
12/2002
20
Corrected value of Product_ID to 43_41_95h
相關PDF資料
PDF描述
TSB41BA3-EP IC APEX 20KE FPGA 400K 672-FBGA
TSB41LV03PFP IC APEX 20KE FPGA 600K 652-BGA
TSB41AB2I IEEE 1394a-2000 TWO-PORT CABLE TRANSCEVER/ARBITER
TSB41LV03AI IEEE 1394a THREE-PORT CABLE TRANSCEIVER/ARBITER
TSC692E 672-pin FineLine BGA
相關代理商/技術參數
參數描述
TSB41AB3-EP 制造商:TI 制造商全稱:Texas Instruments 功能描述:IEEE 1394A-2000 THREE-PORT CABLE TRANSCEIVER/ARBITER
TSB41AB3IPFP 功能描述:緩沖器和線路驅動器 Three-Port Cable Xcvr/Arbiter RoHS:否 制造商:Micrel 輸入線路數量:1 輸出線路數量:2 極性:Non-Inverting 電源電壓-最大:+/- 5.5 V 電源電壓-最小:+/- 2.37 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:MSOP-8 封裝:Reel
TSB41AB3IPFP 制造商:Texas Instruments 功能描述:IC TRX/ARBITER 1394A 3 PORT 80HTQFP
TSB41AB3IPFPEP 功能描述:1394 接口集成電路 Mil Enh 3-Port Cable Xcvr/Arbiter RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB41AB3IPFPG4 制造商:Texas Instruments 功能描述:THREE PORT CBL TRNSCVR/ARBITER 1TX 1RX 400MBPS 80HTQFP - Rail/Tube
主站蜘蛛池模板: 泸定县| 扶沟县| 嵊州市| 黑龙江省| 剑川县| 张掖市| 民勤县| 咸宁市| 左云县| 葵青区| 孙吴县| 马边| 莱芜市| 扎囊县| 海伦市| 新乡县| 澄江县| 西盟| 天峻县| 乌兰察布市| 商都县| 盘山县| 木兰县| 阿荣旗| 孝义市| 隆尧县| 兴宁市| 衡阳县| 天长市| 苏尼特左旗| 普兰店市| 台安县| 琼中| 花垣县| 白山市| 阿图什市| 稻城县| 平阴县| 伊宁市| 五河县| 弥渡县|