欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): 71V3577YS80PF
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: SRAM
英文描述: 128K X 36 CACHE SRAM, 8 ns, PQFP100
封裝: 14 X 20 MM, PLASTIC, TQFP-100
文件頁(yè)數(shù): 1/22頁(yè)
文件大小: 621K
代理商: 71V3577YS80PF
JANUARY 2004
DSC-6450/00
1
2004 Integrated Device Technology, Inc.
Features
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 6.5ns up to 133MHz clock frequency
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO input selects interleaved or linear burst mode
Self-timed write cycle with global write control (
GW),bytewrite
enable (
BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
NOTE:
1.
BW3 and BW4 are not applicable for the IDT71V3579.
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (
ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
A0-A17
Address Inputs
Input
Synchronous
CE
Chip Enable
Input
Synchronous
CS0,
CS1
Chip Selects
Input
Synchronous
OE
Output Enable
Input
Asynchronous
GW
Global Write Enable
Input
Synchronous
BWE
Byte Write Enable
Input
Synchronous
BW1, BW2, BW3, BW4(1)
Individual Byte Write Selects
Input
Synchronous
CLK
Clock
Input
N/A
ADV
Burst Address Advance
Input
Synchronous
ADSC
Address Status (Cache Controller)
Input
Synchronous
ADSP
Address Status (Processor)
Input
Synchronous
LBO
Linear / Interleaved Burst Order
Input
DC
TMS
Test Mode Select
Input
Synchronous
TDI
Test Data Input
Input
Synchronous
TCK
Test Clock
Input
N/A
TDO
Test Data Output
Output
Synchronous
TRST
JTAG Reset (Optional)
Input
Asynchronous
ZZ
Sleep Mode
Input
Asynchronous
I/O0-I/O31, I/OP1-I/OP4
Data Input / Output
I/O
Synchronous
VDD, VDDQ
Core Power, I/O Power
Supply
N/A
VSS
Ground
Supply
N/A
6450tbl 01
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
IDT71V3577YS
IDT71V3579YS
IDT71V3577YSA
IDT71V3579YSA
相關(guān)PDF資料
PDF描述
7P24FLV270C15 12M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
7P24FLV561I15 12M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
7P2FLV511I15 1M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
7P6FLV221C15 3M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
7P12FLV212I15 6M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
71V3577YS85PFG 功能描述:IC SRAM 4.5MBIT 8.5NS 100TQFP 制造商:idt, integrated device technology inc 系列:- 包裝:托盤 零件狀態(tài):過期 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 同步 存儲(chǔ)容量:4.5M(128K x 36) 速度:8.5ns 接口:并聯(lián) 電壓 - 電源:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C(TA) 封裝/外殼:100-LQFP 供應(yīng)商器件封裝:100-TQFP(14x20) 標(biāo)準(zhǔn)包裝:72
71V3578S133PF 制造商:Integrated Device Technology Inc 功能描述:SRAM CHIP SYNC SINGLE 3.3V 4.5M-BIT 256K X 18 4.2NS - Trays 制造商:Integrated Device Technology Inc 功能描述:IDT 71V3578S133PF, SRAM Chip Sync Single 3.3V 4.5M-Bit 256K x 18 4.2ns 100-Pin TQFP
71V3578S133PFG 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 256Kx18 SYNC 3.3V FLOW-THROUGH 靜態(tài)隨機(jī)存取存儲(chǔ)器 RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
71V3578S133PFG8 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 256Kx18 SYNC 3.3V FLOW-THROUGH 靜態(tài)隨機(jī)存取存儲(chǔ)器 RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
71V3578S133PFGI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 256Kx18 SYNC 3.3V FLOW-THROUGH 靜態(tài)隨機(jī)存取存儲(chǔ)器 RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
主站蜘蛛池模板: 临邑县| 赫章县| 蕉岭县| 合作市| 呼玛县| 南昌县| 九江市| 建平县| 大庆市| 师宗县| 习水县| 佛教| 长沙县| 潜山县| 浙江省| 香港| 甘德县| 涪陵区| 鹤山市| 洪湖市| 澄迈县| 汤原县| 建平县| 丹寨县| 手游| 德昌县| 乌鲁木齐市| 宁波市| 卢龙县| 黑山县| 灌云县| 突泉县| 彰武县| 秀山| 利辛县| 浮梁县| 闻喜县| 怀仁县| 泌阳县| 滨州市| 宜黄县|