欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: 71V3577YS80PF
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: SRAM
英文描述: 128K X 36 CACHE SRAM, 8 ns, PQFP100
封裝: 14 X 20 MM, PLASTIC, TQFP-100
文件頁數: 12/22頁
文件大小: 621K
代理商: 71V3577YS80PF
6.42
2
IDT71V3577YS_79YS, IDT71V3577YSA_79YSA, 128K x 36, 256K x 18, 3.3V Synchronous SRAMs with
3.3V I/O, Flow-Through Outputs, Burst Counter, Single Cycle Deselect
Commercial and Industrial Temperature Ranges
Pin Definitions(1)
NOTE:
1. All synchronous inputs must meet specified setup and hold times with respect to CLK.
Symbol
Pin Function
I/O
Active
Description
A0-A17
Address Inputs
I
N/A
Synchronous Address inputs. The address register is triggered by a combi-nation of the rising edge of CLK
and
ADSC Low or ADSP Low and CE Low.
ADSC
Address Status
(Cache Controller)
I
LOW
Synchronous Addre ss Status from Cache Controller.
ADSC is an active LOW input that is used to load the
address registers with new addresses.
ADSP
Address Status
(Processor)
I
LOW
Synchronous Address Status from Processor.
ADSP is an active LOW input that is used to load the address
registers with new addresses.
ADSP is gated by CE.
ADV
Burst Address
Advance
I
LOW
Synchronous Address Advance.
ADV is an active LOW input that is used to advance the internal burst counter,
controlling burst access after the initial address is loaded. When the input is HIGH the burst counter is not
incremented; that is, there is no address advance.
BWE
Byte Write Enable
I
LOW
Synchronous byte write enable gates the byte write inputs
BW1-BW4. If BWE is LOW at the rising edge of CLK
then
BWx inputs are passed to the next stage in the circuit. If BWE is HIGH then the byte write inputs are
blocked and only
GW can initiate a write cycle.
BW1-BW4
Individual Byte
Write Enables
I
LOW
Synchronous byte write enables.
BW1 controls I/O0-7, I/OP1, BW2 controls I/O8-15, I/OP2, etc. Any active byte
write causes all outputs to be disabled.
CE
Chip Enable
I
LOW
Synchronous chip enable.
CE is used with CS0 and CS1 to enable the IDT71V3577/79. CE also gates ADSP.
CLK
Clock
I
N/A
This is the clock input. All timing references for the device are made with respect to this input.
CS0
Chip Select 0
I
HIGH
Synchronous active HIGH chip select. CS0 is used with
CE and CS1 to enable the chip.
CS1
Chip Select 1
I
LOW
Synchronous active LOW chip select.
CS1 is used with CE and CS0 to enable the chip.
GW
Global Write
Enable
I
LOW
Synchronous global write enable. This input will write all four 9-bit data bytes when LOW on the rising edge of
CLK.
GW supersedes individual byte write enables.
I/O0-I/O31
I/OP1-I/OP4
Data Input/Output
I/O
N/A
Synchronous data inp ut/output (I/O) pins. The data input path is registered, triggered by the rising edge of
CLK. The data o utput path is flow-through (no output register).
LBO
Linear Burst Order
I
LOW
Asynchronous burst order selection input. When
LBO is HIGH, the inter-leaved burst sequence is selected.
When
LBO is LOW the Linear burst sequence is selected. LBO is a static input and must not change state
while the device is operating.
OE
Output Enable
I
LOW
Asynchronous output enable. When
OE is LOW the data output drivers are enabled on the I/O pins if the chip
is also selected. When
OE is HIGH the I/O pins are in a high-impedance state.
TMS
Test ModeSelect
I
N/A
Gives input command for TAP controller. Sampled on rising edge of TDK. This pin has an internal pullup.
TDI
Test Data Input
I
N/A
Serial input of registers placed between TDI and TDO. Sampled on rising edge of TCK. This pin has an
internal pullup.
TCK
Test Clock
I
N/A
Clock input of TAP co ntroller. Each TAP event is clocked. Test inputs are captured on rising edge of TCK,
while test outputs are driven from the falling edge of TCK. This pin has an internal pullup.
TDO
Test DataOutput
O
N/A
Serial output of registers placed be tween TDI and TDO. This output is active depending on the state of the
TAP controller.
TRST
JTAG Reset
(Optional)
ILOW
Optional Asynchronous JTAG rese t. Can be used to reset the TAP controller, but not required. JTAG reset
occurs automatically at power up and also resets using TMS and TCK per IEEE 1149.1. If not used
TRST can
be left floating. This pin has an internal pullup. Only available in BGA package.
ZZ
Sleep Mode
I
HIGH
Asynchronous sleep mode input. ZZ HIGH will gate the CLK internally and power down the IDT71V3577/79 to
its lowest power consumption level. Data retention is guaranteed in Sleep Mode.This pin has an internal pull
down.
VDD
Power Supply
N/A
3.3V core power supply.
VDDQ
Power Supply
N/A
3.3V I/O Supply.
VSS
Ground
N/A
Ground.
NC
No Connect
N/A
NC pins are not electrically connected to the device.
6450 tbl 02
相關PDF資料
PDF描述
7P24FLV270C15 12M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
7P24FLV561I15 12M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
7P2FLV511I15 1M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
7P6FLV221C15 3M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
7P12FLV212I15 6M X 16 FLASH 3V PROM CARD, 150 ns, XMA68
相關代理商/技術參數
參數描述
71V3577YS85PFG 功能描述:IC SRAM 4.5MBIT 8.5NS 100TQFP 制造商:idt, integrated device technology inc 系列:- 包裝:托盤 零件狀態:過期 格式 - 存儲器:RAM 存儲器類型:SRAM - 同步 存儲容量:4.5M(128K x 36) 速度:8.5ns 接口:并聯 電壓 - 電源:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C(TA) 封裝/外殼:100-LQFP 供應商器件封裝:100-TQFP(14x20) 標準包裝:72
71V3578S133PF 制造商:Integrated Device Technology Inc 功能描述:SRAM CHIP SYNC SINGLE 3.3V 4.5M-BIT 256K X 18 4.2NS - Trays 制造商:Integrated Device Technology Inc 功能描述:IDT 71V3578S133PF, SRAM Chip Sync Single 3.3V 4.5M-Bit 256K x 18 4.2ns 100-Pin TQFP
71V3578S133PFG 功能描述:靜態隨機存取存儲器 256Kx18 SYNC 3.3V FLOW-THROUGH 靜態隨機存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
71V3578S133PFG8 功能描述:靜態隨機存取存儲器 256Kx18 SYNC 3.3V FLOW-THROUGH 靜態隨機存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
71V3578S133PFGI 功能描述:靜態隨機存取存儲器 256Kx18 SYNC 3.3V FLOW-THROUGH 靜態隨機存取存儲器 RoHS:否 制造商:Cypress Semiconductor 存儲容量:16 Mbit 組織:1 M x 16 訪問時間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
主站蜘蛛池模板: 沙河市| 阳曲县| 广汉市| 朔州市| 汶川县| 文化| 卢龙县| 秀山| 肃南| 建湖县| 无锡市| 车险| 互助| 樟树市| 宁都县| 鱼台县| 遂川县| 富平县| 东乡县| 凉城县| 普安县| 平顺县| 巴塘县| 兰坪| 大埔县| 禄劝| 肇东市| 石首市| 景洪市| 武邑县| 夹江县| 石柱| 双鸭山市| 梅河口市| 五原县| 泰和县| 扬州市| 吴江市| 青浦区| 通渭县| 阆中市|