欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD7722
廠商: Analog Devices, Inc.
元件分類: ADC
英文描述: 16-Bit, 195 kSPS CMOS, Sigma-Delta ADC
中文描述: 16位,195 kSPS的的CMOS,Σ-Δ模數轉換器
文件頁數: 9/24頁
文件大?。?/td> 526K
代理商: AD7722
AD7722
–9–
REV. 0
SERIAL MODE PIN FUNCTION DESCRIPTION
Mnemonic
Pin No.
Description
DVAL/
RD
5
Data Valid Logic Output. A logic high on DVAL indicates that the conversion result in the
output data register is an accurate digital representation of the analog voltage at the input to the
Σ
modulator. The DVAL pin is set low for 8,192 CLKIN cycles if the analog input is overranged
and after initiating CAL, SYNC or RESET.
Serial Clock Format Logic Input. The clock format pin selects whether the serial data, SDO, is valid
on the rising or falling edge of the serial clock, SCO. When CFMT is logic low—SDO is valid on the
falling edge of SCO if SFMT is Low; SDO is valid on the rising edge of SCO if SFMT is High.
When CFMT is logic high—SDO is valid on the rising edge of SCO if SFMT is Low; SDO is valid
on the falling edge of SCO if SFMT is High.
Time Slot Logic Input. The logic level on TSI sets the active state of the DOE pin. With TSI set
logic high, DOE will enable the SDO output buffer when it is a logic high, and vice versa. TSI is
used when two AD7722s are connected to the same serial data bus.
Data Output Enable Logic Input. The DOE pin controls the three-state output buffer of the SDO
pin. The active state of DOE is determined by the logic level on the TSI pin. When the DOE logic
level equals the level on TSI pin, the serial data output, SDO, is active. Otherwise, SDO will be high
impedance. SDO can be three-state after a serial data transmission by connecting DOE to FSO.
Serial Data Format Logic Input. The logic level on the SFMT pin selects the format of the FSO sig-
nal. A logic low makes the FSO output a pulse one SCO cycle wide occurring every 32 SCO cycles.
With SFMT set to a logic high, the FSO signal is a frame pulse that is active low for the duration of
the 16 data bit transmission.
Frame Synchronization Logic Input. The FSI input is used to synchronize the AD7722 serial output
data register to an external source. When the falling edge of CLKIN detects a low to high transition,
the AD7722 interrupts the current data transmission, reloads the output serial shift register, resets
SCO, and transmits the conversion result. Synchronization starts immediately, and the next 127
conversions are invalid. In serial mode, DVAL remains high. FSI inputs applied synchronous to the
output data rate do not alter the serial data transmission. If FSI is tied to either a logic high or low,
the AD7722 will generate FSO outputs controlled by the logic level on SMFT.
Serial Data Clock Output. The serial clock output is synchronous to the CLKIN signal and has a
frequency one-half the CLKIN frequency. A data transmission frame is 32 SCO cycles long.
Serial Data Output. The serial data is shifted out MSB first, synchronous with the SCO. A serial
data transmission lasts 32 SCO cycles. After the LSB is output, trailing zeros are output for the re-
maining 16 SCO cycles.
Frame Sync Output. This output indicates the beginning of a word transmission on the SDO pin.
Depending on the logic level of the SFMT pin, the FSO signal is either a positive pulse approxi-
mately one SCO period wide or a frame pulse, which is active low for the duration of the 16 data bit
transmission (reference Figure 4).
In serial mode these pins should be tied to DGND.
CFMT/
DRDY
4
TSI/DB3
44
DOE/DB4
43
SFMT/DB5
42
FSI/DB6
41
SCO/DB7
40
SDO/DB8
38
FSO/DB9
37
DGND/DB0
DGND/DB1
DGND/DB2
DGND/DB10
DGND/DB11
DGND/DB12
DGND/DB13
DGND/DB14
DGND/DB15
3
2
1
36
35
34
33
32
31
相關PDF資料
PDF描述
AD7722AS 16-Bit, 195 kSPS CMOS, Sigma-Delta ADC
AD7723 16-Bit, 1.2 MSPS CMOS, Sigma-Delta ADC
AD7723BS 16-Bit, 1.2 MSPS CMOS, Sigma-Delta ADC
AD7724AST Dual CMOS Modulators
AD7724 Dual CMOS Modulators
相關代理商/技術參數
參數描述
AD7722AS 制造商:Rochester Electronics LLC 功能描述:16-BIT SIGMA-DELTA CONVERTER I.C. - Bulk 制造商:Analog Devices 功能描述:A/D Converter (A-D) IC
AD7722AS-ES 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD7722ASZ 功能描述:IC ADC 16BIT 195KSPS 44-MQFP RoHS:是 類別:集成電路 (IC) >> 數據采集 - 模數轉換器 系列:- 標準包裝:1 系列:- 位數:14 采樣率(每秒):83k 數據接口:串行,并聯 轉換器數目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數目和類型:1 個單端,雙極
AD7722CSZ 制造商:Analog Devices 功能描述:
AD7723 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit, 1.2 MSPS CMOS, Sigma-Delta ADC
主站蜘蛛池模板: 河间市| 同德县| 神木县| 邢台市| 乐清市| 龙胜| 道孚县| 泸溪县| 沅江市| 阳朔县| 绵竹市| 宁陕县| 古蔺县| 万年县| 平顶山市| 翁源县| 辽宁省| 荔浦县| 扬中市| 新巴尔虎右旗| 布尔津县| 临城县| 金阳县| 凤庆县| 会宁县| 苏尼特左旗| 休宁县| 金平| 龙川县| 裕民县| 郎溪县| 阜平县| 汾西县| 正阳县| 清镇市| 宝清县| 东平县| 南宫市| 九龙坡区| 宜都市| 连城县|