欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD7730LBRU
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: Bridge Transducer ADC
中文描述: 2-CH DELTA-SIGMA ADC, SERIAL ACCESS, PDSO24
封裝: TSSOP-24
文件頁數(shù): 27/52頁
文件大小: 497K
代理商: AD7730LBRU
AD7730/AD7730L
REV. A
–27–
Chop Mode
With chop mode enabled on the AD7730, the signal processing
chain is synchronously chopped at the analog input and at the
output of the first stage filter. T his means that for each output
of the first stage filter to be computed, the full settling time of
the filter has to elapse. T his results in an output rate from the
filter that is three times lower than for a given SF word than for
nonchop mode. T he output update and first notch of this first
stage filter correspond and are determined by the relationship:
Output Rate
=
f
CLK IN
16
×
1
3
×
SF
where
SF
is the decimal equivalent of the data loaded to the SF
bits of the Filter Register and
f
CLK IN
is the master clock frequency.
Second Stage Filter
As stated earlier, the second stage filter has three distinct modes
of operation which result in a different overall filter profile for
the part. T he modes of operation of the second stage filter are
discussed in the following sections along with the different filter
profiles which result.
Normal FIR Operation
T he normal mode of operation of the second stage filter is as a
22-tap low-pass FIR filter. T his second stage filter processes the
output of the first stage filter and the net frequency response of
the filter is simply a product of the filter response of both filters.
T he overall filter response of the AD7730 is guaranteed to have
no overshoot.
Figure 11 shows the full frequency response of the AD7730 when
the second stage filter is set for normal FIR operation. T his
response is for chop mode enabled with the decimal equivalent
of the word in the SF bits set to 512 and a master clock frequency
of 4.9152 MHz. T he response will scale proportionately with
master clock frequency. T he response is shown from dc to
100 Hz. T he rejection at 50 Hz
±
1 Hz and 60 Hz
±
1 Hz is
better than 88 dB.
T he –3 dB frequency for the frequency response of the AD7730
with the second stage filter set for normal FIR operation and
chop mode enabled is determined by the following relationship:
f
3
dB
=
0.0395
×
f
CLK IN
16
×
1
3
×
SF
In this case,
f
3 dB
= 7.9 Hz and the stopband, where the attenua-
tion is greater than 64.5 dB, is determined by:
f
STOP
=
0.14
×
f
CLK IN
16
×
1
3
×
SF
In this case,
f
STOP
=
28 Hz.
FREQUENCY – Hz
0
–60
–100
0
90
G
10
20
30
40
50
60
70
80
–10
–50
–70
–90
–30
–40
–80
–20
–120
–110
100
Figure 11. Detailed Full Frequency Response of AD7730
(Second Stage Filter as Normal FIR, Chop Enabled)
Figure 12 shows the frequency response for the same set of
conditions as for Figure 11, but in this case the response is
shown out to 600 Hz. T his response shows that the attenuation
of input frequencies close to 200 Hz and 400 Hz is significantly
less than at other input frequencies. T hese “peaks” in the fre-
quency response are a by-product of the chopping of the input.
T he plot of Figure 12 is the amplitude for different input fre-
quencies. Note that because the output rate is 200 Hz for the
conditions under which Figure 12 is plotted, if something ex-
isted in the input frequency domain at 200 Hz, it would be
aliased and appear in the output frequency domain at dc.
FREQUENCY – Hz
0
–60
–100
0
450
G
50
100 150 200 250 300 350 400
–10
–50
–70
–90
–30
–40
–80
–20
–120
–110
500 550
600
Figure 12. Expanded Full Frequency Response of AD7730
(Second Stage Filter as Normal FIR, Chop Enabled)
相關(guān)PDF資料
PDF描述
AD7730 Bridge Transducer ADC
AD7730BN Bridge Transducer ADC
AD7730BR Bridge Transducer ADC
AD7730BRU Bridge Transducer ADC
AD7730L Bridge Transducer ADC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7730LBRU-REEL 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7730LBRU-REEL7 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7730LBRUZ 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7730LBRUZ-REEL 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD7730LBRUZ-REEL7 功能描述:IC ADC TRANSDUCER BRIDGE 24TSSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
主站蜘蛛池模板: 顺义区| 台南市| 东辽县| 宁远县| 扎赉特旗| 西盟| 禹州市| 乌兰察布市| 湛江市| 西乌珠穆沁旗| 北碚区| 芜湖县| 墨玉县| 潢川县| 天台县| 溆浦县| 泽库县| 刚察县| 沛县| 内乡县| 临邑县| 大关县| 格尔木市| 郸城县| 金华市| 日照市| 英山县| 信宜市| 洪湖市| 法库县| 金昌市| 泸西县| 岳阳市| 合川市| 黄浦区| 固原市| 汤阴县| 临城县| 红河县| 柏乡县| 文成县|