欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9870
廠商: ANALOG DEVICES INC
元件分類: 通信及網絡
英文描述: IF Digitizing Subsystem
中文描述: SPECIALTY TELECOM CIRCUIT, PQFP48
封裝: 1.40 MM HEIGHT, PLASTIC, TQFP-48
文件頁數: 7/20頁
文件大小: 233K
代理商: AD9870
REV. 0
AD9870
–7–
PC
PE
PD
PD
WRITE OPERATION:
READ OPERATION:
A5
A5
A0
A0
D7
D7
D6
D6
D0
D0
Figure 1. SPI Timing
Figure 1 illustrates the timing for the SPI port. After the periph-
eral enable (PE) signal goes low, data (PD) is read on the rising
edges of the clock (PC). The first bit is a read/not-write indica-
tor; the next six bits are address bits; the eighth bit is ignored;
the last eight bits are data. Address and data are given MSB first.
If the read/not-write indicator is a zero, a write operation occurs
and the data bits are shifted in. If the read/not-write indicator is
a one and if the read-back enable bit (Reg. 3A, Bit 3) has been
set, a read operation occurs and data is shifted out the data pin on
the falling edges of the clock. PE stays low during the operation
and goes high at the end of the transfer. If PE rises before an addi-
tional eight clock cycles have passed, the operation is aborted.
If PE stays low for an additional eight clock cycles, the destina-
tion address is incremented and another eight bits of data are
shifted in. Again, should PE rise early, the current byte is ignored.
By using this implicit addressing mode, the entire chip can be
configured with a single write operation. Registers identified as
being subject to frequent updates, namely those associated with
power control and AGC operation, have been assigned adjacent
addresses to minimize the time required to update them. The auto-
increment mode is not supported for read operations.
Multibyte registers are “big-endian” (the most significant byte
has the lower address) and are updated when a write to the least
significant byte occurs.
SYNCHRONOUS SERIAL INTERFACE (SSI)
The primary output of the AD9870 is the converted signal, which
is available from the SSI port as a serial bit stream. The bit stream
consists of a 16-bit I word followed by a 16-bit Q word, where
each word is given MSB first and is in two’s-complement form.
AGC, signal strength, and synchronization information may also
be embedded in the data stream. The output bit rate (
f
CLKOUT
)
is equal to the modulator clock frequency (
f
CLK
) divided by
the contents of the SSIORD register. Users must verify that the
output bit rate is sufficient to accommodate the required num-
ber of bits per frame (see Table II) and that the chosen output
rate does not introduce harmful spurs. Idle (high) bits are used
to fill out each frame; the frame lengths listed in Table II
assume that with embedded frame sync (EFS = 1), at least 10
idle bits are desired.
Table II. Max Legal SSIORD Values for 16-Bit I/O Data and
Decimation by 60
n
Bits per Sample
(Min No. of Bits per Frame)
EAGC = 0
EFS =1
EAGC = 1
EFS = 0
EFS = 0
EFS = 1
32
49
48/40
*
69/59
*
Output
Sample Rate
(kSPS, for
Max SSIORD Setting (Decimal)
EAGC = 0
Dec’n
Factor f
CLK
=
18
MHz) EFS = 0 EFS = 1 EFS = 0 EFS = 1
EAGC = 1
M
0
1
2
3
4
5
6
7
8
9
10 660
11 720
12 780
13 840
14 900
15 960
60
120
180
240
300
360
420
480
540
600
300
150
100
75
60
50
42.857
37.5
33.333
30
27.272
25
23.077
21.428
20
18.75
1
3
5
7
9
11
13
14
15
15
15
15
15
15
15
15
1
2
3
4
5
7
8
9
10
11
13
14
15
15
15
15
1
2
3
5
6
7
8
10
11
12
13
14
15
15
15
15
1
1
2
3
4
5
5
6
7
8
9
10
11
11
12
13
*
If the AAGC Bit of SSICRA is set.
Figure 2 illustrates the output timing of the SSI port for several
SSI control register settings. In the default mode of operation,
data is shifted out on rising edges of CLKOUT after a pulse is
output from the frame sync (FS) pin. As described above, the
output data consists of a 16-bit I sample followed by a 16-bit
Q sample plus two optional bytes containing AGC and status
information.
相關PDF資料
PDF描述
AD9870EB IF Digitizing Subsystem
AD9873 Analog Front End Converter for Set-Top Box, Cable Modem
AD9873-EB Analog Front End Converter for Set-Top Box, Cable Modem
AD9873JS Analog Front End Converter for Set-Top Box, Cable Modem
AD9874 IF Digitizing Subsystem
相關代理商/技術參數
參數描述
AD9870AST 制造商:Rochester Electronics LLC 功能描述:GENERAL PURPOSE IF SUBSYSTEM - Tape and Reel 制造商:Analog Devices 功能描述:
AD9870EB 制造商:AD 制造商全稱:Analog Devices 功能描述:IF Digitizing Subsystem
AD9873 制造商:AD 制造商全稱:Analog Devices 功能描述:Analog Front End Converter for Set-Top Box, Cable Modem
AD9873-EB 制造商:Analog Devices 功能描述:
AD9873JS 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 惠东县| 织金县| 云梦县| 肇源县| 太和县| 香河县| 昌图县| 专栏| 卓资县| 宝坻区| 尼木县| 长葛市| 乾安县| 屯门区| 衡东县| 富锦市| 江油市| 临泉县| 新野县| 皮山县| 鹤山市| 景东| 辉南县| 中江县| 绵竹市| 托里县| 永和县| 朝阳县| 垣曲县| 克东县| 瑞安市| 荣成市| 武夷山市| 兴仁县| 桐柏县| 缙云县| 阿鲁科尔沁旗| 神农架林区| 长海县| 陇川县| 青神县|