欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9883A
廠商: Analog Devices, Inc.
英文描述: 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
中文描述: 110 MSPS/140 MSPS的模擬接口的平板顯示器
文件頁數: 12/28頁
文件大小: 229K
代理商: AD9883A
REV. B
AD9883A
–12–
The PLL characteristics are determined by the loop filter design, by
the PLL Charge Pump Current, and by the VCO range setting.
The loop filter design is illustrated in Figure 6. Recommended
settings of VCO range and charge pump current for VESA
standard display modes are listed in Table V.
C
P
0.0082 F
0.082 F C
Z
2.7k R
Z
FILT
PV
D
Figure 6. PLL Loop Filter Detail
Four programmable registers are provided to optimize the per-
formance of the PLL. These registers are:
1. The 12-Bit Divisor Register. The input Hsync frequencies
range from 15 kHz to 110 kHz. The PLL multiplies the
frequency of the Hsync signal, producing pixel clock
frequencies in the range of 12 MHz to 110 MHz. The
Divisor Register controls the exact multiplication factor.
This register may be set to any value between 221 and 4095.
(The divide ratio that is actually used is the programmed
divide ratio plus one.)
2. The 2-Bit VCO Range Register. To improve the noise
performance of the AD9883A, the VCO operating frequency
range is divided into three overlapping regions. The VCO
Range Register sets this operating range. The frequency
ranges for the lowest and highest regions are shown in Table II.
Table II. VCO Frequency Ranges
Pixel Clock Range (MHz)
AD9883AKST
PV1
PV0
AD9883ABST
0
0
1
1
0
1
0
1
12–32
32–64
64–110
110–140
12–30
30–60
60–120
120–140
3. The 3-Bit Charge Pump Current Register. This register
allows the current that drives the low-pass loop filter to be
varied. The possible current values are listed in Table III.
Table III. Charge Pump Current/Control Bits
Ip2
Ip1
Ip0
Current ( A)
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
50
100
150
250
350
500
750
1500
4. The 5-Bit Phase Adjust Register. The phase of the generated
sampling clock may be shifted to locate an optimum sampling
point within a clock cycle. The Phase Adjust Register provides
32 phase-shift steps of 11.25
°
each. The Hsync signal with
an identical phase shift is available through the HSOUT pin.
The COAST pin is used to allow the PLL to continue to run
at the same frequency, in the absence of the incoming Hsync
signal or during disturbances in Hsync (such as equalization
pulses). This may be used during the vertical sync period, or
any other time that the Hsync signal is unavailable. The
polarity of the COAST signal may be set through the Coast
Polarity Register. Also, the polarity of the Hsync signal
may be set through the Hsync Polarity Register. If not
using automatic polarity detection, the Hsync and COAST
Polarity bits should be set to match the respective polarities
of the input signals.
Power Management
The AD9883A uses the activity detect circuits, the active inter-
face bits in the serial bus, the active interface override bits, and
the power-down bit to determine the correct power state. There
are three power states, full-power, seek mode, and power-down.
Table IV summarizes how the AD9883A determines what power
mode to be in and which circuitry is powered on/off in each of
these modes. The power-down command has priority over the
automatic circuitry.
Table IV. Power-Down Mode Descriptions
Inputs
Power-
Down
1
Sync
Detect
2
Powered On or
Comments
Mode
Full-Power
1
1
Everything
Seek Mode
1
0
Serial Bus, Sync
Activity Detect, SOG,
Band Gap Reference
Power-Down
0
X
Serial Bus, Sync
Activity Detect, SOG,
Band Gap Reference
NOTES
1
Power-down is controlled via Bit 1 in serial bus register 0FH.
2
Sync detect is determined by OR-ing Bits 7, 4, and 1 in serial bus register 14H.
相關PDF資料
PDF描述
AD9883ABST-RL110 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
AD9883ABST-110 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
AD9883ABST-140 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
AD9883AKSTZ-110 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
AD9883AKSTZ-140 110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
相關代理商/技術參數
參數描述
AD9883A/PCB 制造商:Analog Devices 功能描述:110MHZ ANALOG INTERFACE FOR SG
AD9883ABST-100 制造商:Analog Devices 功能描述:110MHZ ANALOG INTERFACE FOR SGA FPD - Bulk
AD9883ABST-110 制造商:Analog Devices 功能描述:ADC Triple 110Msps 8-bit Parallel 80-Pin LQFP
AD9883ABST-140 制造商:Analog Devices 功能描述:ADC Triple 140Msps 8-bit Parallel 80-Pin LQFP
AD9883ABST-RL110 制造商:Analog Devices 功能描述:ADC Triple 110Msps 8-bit Parallel 80-Pin LQFP T/R
主站蜘蛛池模板: 怀仁县| 商南县| 沈丘县| 金秀| 泰宁县| 佛教| 普定县| 博野县| 辽宁省| 万州区| 烟台市| 蚌埠市| 增城市| 龙泉市| 太原市| 馆陶县| 长白| 大安市| 汾西县| 剑河县| 辽源市| 静海县| 六盘水市| 铜梁县| 黑河市| 辛集市| 大洼县| 镇坪县| 柳河县| 安图县| 澄城县| 新沂市| 乳山市| 剑川县| 鹿泉市| 隆子县| 金秀| 永登县| 丹江口市| 城口县| 政和县|