欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: ADP3166JRU-REEL
廠商: ANALOG DEVICES INC
元件分類: 穩(wěn)壓器
英文描述: 5-Bit Programmable 2-, 3-, 4-Phase Synchronous Buck Controller
中文描述: SWITCHING CONTROLLER, 4000 kHz SWITCHING FREQ-MAX, PDSO28
封裝: TSSOP-28
文件頁數(shù): 8/20頁
文件大小: 351K
代理商: ADP3166JRU-REEL
REV. 0
–8–
ADP3166
This amplifier can be configured several ways depending on the
objectives of the system:
Output inductor ESR sensing without thermistor for
lowest cost
Output inductor ESR sensing with thermistor for improved
accuracy with tracking of inductor temperature
Sense resistors for highest accuracy measurements
The positive input of the CSA is connected to the CSREF pin,
which is connected to the output voltage. The inputs to the
amplifier are summed together through resistors from the sensing
element (such as the switch node side of the output inductors) to
the inverting input, CSSUM. The feedback resistor between
CSCOMP and CSSUM sets the gain of the amplifier, and a filter
capacitor is placed in parallel with this resistor. The gain of the
amplifier is programmable by adjusting the feedback resistor to
set the load line required by the microprocessor. The current
information is then given as the difference of CSREF – CSCOMP.
This difference signal is used internally to offset the VID DAC
for voltage positioning, and as a differential input for the current
limit comparator.
To provide the best accuracy for the sensing of current, the
CSA has been designed to have a low offset input voltage. Also,
the sensing gain is determined by external resistors so that it can
be made extremely accurate.
Active Impedance Control Mode
For controlling the dynamic output voltage droop as a function
of output current, a signal proportional to the total output cur-
rent at the CSCOMP pin can be scaled to be equal to the droop
impedance of the regulator times the output current. This droop
voltage is then used to set the input control voltage to the sys-
tem. The droop voltage is subtracted from the DAC reference
input voltage directly to tell the error amplifier where the output
voltage should be. This differs from previous implementations
and allows enhanced feed-forward response.
Voltage Control Mode
A high gain-bandwidth voltage mode error amplifier is used for
the voltage mode control loop. The control input voltage to the
positive input is set via the VID 5-bit logic code according to
the voltages listed in Table I. This voltage is also offset by the
droop voltage for active positioning of the output voltage as a
function of current, commonly known as active voltage position-
ing. The output of the amplifier is the COMP pin, which sets
the termination voltage for the internal PWM ramps.
The negative input (FB) is tied to the output sense location with
a resistor, R
B
, and is used for sensing and controlling the output
voltage at this point. A current source from the FB pin flowing
through R
B
is used for setting the no-load offset voltage from
the VID voltage. The no-load voltage will be positive with respect
to the VID DAC. The main loop compensation is incorporated
in the feedback network between FB and COMP.
Soft Start
The power-on ramp-up time of the output voltage is set with a
capacitor and resistor in parallel from the DELAY pin to ground.
The RC time constant also determines the current limit latch-off
time, as explained in the following section. In UVLO or when
EN is a logic low, the DELAY pin is held at ground. After the
UVLO threshold is reached and EN is a logic high, the DELAY
capacitor is charged up with an internal 20
μ
A current source.
The output voltage follows the ramping voltage on the DELAY
pin, limiting the inrush current. The soft start time depends on
the value of VID DAC and C
DLY
, with a secondary effect from
R
DLY
. Refer to the Applications section for detailed information
on setting C
DLY
.
When the PWRGD threshold is reached, the soft start cycle is
stopped and the DELAY pin is pulled up to 3 V. This ensures
that the output voltage is at the VID voltage when the PWRGD
signals to the system that the output voltage is good. If EN is
taken low or if VCC drops below UVLO, the DELAY capacitor
is reset to ground to be ready for another soft start cycle.
Current Limit and Short-Circuit Protection
The ADP3166 compares a programmable current limit set point
to the voltage on the output of the current sense amplifier at the
CSCOMP pin. The level of current limit is set with the resistor
from the ILIMIT pin to ground. During normal operation, the
voltage on ILIMIT is 3 V. The current through the external
resistor is internally scaled to give a current limit threshold of
10.4 mV/
μ
A. If the difference in voltage between CSREF and
CSCOMP drops below the current limit threshold, the internal
current limit amplifier will control the internal COMP voltage
to maintain the average output current at the limit.
After the limit is reached, the 3 V pull-up on the DELAY pin is
disconnected, and the external delay capacitor is discharged
through the external resistor. A comparator monitors the DELAY
voltage and shuts off the controller when the voltage drops
below 1.8 V. The current limit latch-off delay time is therefore
set by the RC time constant discharging from 3 V to 1.8 V. The
Applications section discusses the selection of R
DLY
based on
the C
DLY
that has been chosen.
Because the controller continues to cycle the phases during the
latch-off delay time, if the short is removed before the 1.8 V
threshold is reached, the controller will return to normal operation.
The recovery characteristic depends on the state of PWRGD. If
the output voltage is within the PWRGD window, the controller
resumes normal operation. However, if short circuit has caused
the output voltage to drop below the PWRGD threshold, then a
soft start cycle is initiated.
The latch-off function can be reset by either removing and
reapplying VCC to the ADP3166, or by pulling the EN pin low
for a short time. To disable the short-circuit latch-off function,
the external resistor to ground should be left open, and a large
(greater than 1 M
) resistor should be connected from VCC to
DELAY. This prevents the DELAY capacitor from discharging
so the 1.8 V threshold is never reached. The resistor will have
an impact on the soft start time because the current through it
will add to the internal 20
μ
A current source.
During startup when the output voltage is below 200 mV, a
secondary current limit is active. This is necessary because the
voltage swing of CSCOMP cannot go below ground. This sec-
ondary current limit controls the internal COMP voltage to the
PWM comparators to 2 V. This will limit the voltage drop across
the low-side MOSFETs through the current balance circuitry.
相關(guān)PDF資料
PDF描述
ADP3166JRU-REEL7 5-Bit Programmable 2-, 3-, 4-Phase Synchronous Buck Controller
ADP3170JRU VRM 8.5 Compatible Single Phase Core Controller
ADP3170 Charger front end protection IC with 30V max Vin and 4.5V LDO output 8-WSON 0 to 125
ADP3171JR Charger front end protection IC with 30V max Vin and 4.5V LDO output 8-WSON 0 to 125
ADP3171 Charger front end protection IC with 30V max Vin and 4.5V LDO output 8-WSON 0 to 125
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADP3166JRU-REEL7 功能描述:IC REG BUCK 5BIT 2-4PHAS 28TSSOP RoHS:否 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 專用型 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,000 系列:- 應(yīng)用:電源,ICERA E400,E450 輸入電壓:4.1 V ~ 5.5 V 輸出數(shù):10 輸出電壓:可編程 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:42-WFBGA,WLCSP 供應(yīng)商設(shè)備封裝:42-WLP 包裝:帶卷 (TR)
ADP3166JRUZ-REEL 功能描述:IC REG BUCK 5BIT 2-4PHAS 28TSSOP RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 專用型 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,000 系列:- 應(yīng)用:電源,ICERA E400,E450 輸入電壓:4.1 V ~ 5.5 V 輸出數(shù):10 輸出電壓:可編程 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:42-WFBGA,WLCSP 供應(yīng)商設(shè)備封裝:42-WLP 包裝:帶卷 (TR)
ADP3167 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ADP3160/ADP3167: 5-Bit Programmable 2-Phase Synchronous Buck Controller Data Sheet (Rev. B. 5/02)
ADP3167JR 制造商:Rochester Electronics LLC 功能描述:- Bulk
ADP3167JR-REEL7 制造商:Rochester Electronics LLC 功能描述:5BIT PROG'BLE 2 PHASE SYNCRO BUCK CNTRLR - Tape and Reel
主站蜘蛛池模板: 商洛市| 和静县| 望城县| 临漳县| 淮滨县| 聂拉木县| 固镇县| 成武县| 许昌县| 虎林市| 依安县| 友谊县| 盐津县| 荥经县| 奉新县| 贵溪市| 天气| 山东省| 万荣县| 高州市| 正镶白旗| 双牌县| 乐亭县| 莒南县| 泸水县| 文安县| 武宁县| 金昌市| 罗平县| 称多县| 庆元县| 喜德县| 涞水县| 台南县| 浑源县| 陇南市| 贺州市| 德江县| 崇阳县| 栖霞市| 贺兰县|