2-62 Revision 13 Differential I/O Characteristics Physical Implementation Configuration of the I/O " />

欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AGLE600V2-FGG484
廠商: Microsemi SoC
文件頁數: 141/166頁
文件大小: 0K
描述: IC FPGA IGLOOE 1.2-1.5V 484FPBG
標準包裝: 60
系列: IGLOOe
邏輯元件/單元數: 13824
RAM 位總計: 110592
輸入/輸出數: 270
門數: 600000
電源電壓: 1.14 V ~ 1.575 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 484-BGA
供應商設備封裝: 484-FPBGA(23x23)
其它名稱: 1100-1119
IGLOOe DC and Switching Characteristics
2-62
Revision 13
Differential I/O Characteristics
Physical Implementation
Configuration of the I/O modules as a differential pair is handled by the Microsemi Designer software
when the user instantiates a differential I/O macro in the design.
Differential I/Os can also be used in conjunction with the embedded Input Register (InReg), Output
Register (OutReg), Enable Register (EnReg), and DDR. However, there is no support for bidirectional
I/Os or tristates with the LVPECL standards.
LVDS
Low-Voltage Differential Signaling (ANSI/TIA/EIA-644) is a high-speed, differential I/O standard. It
requires that one data bit be carried through two signal lines, so two pins are needed. It also requires
external resistor termination.
The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-23. The
building blocks of the LVDS transmitter-receiver are one transmitter macro, one receiver macro, three
board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver
resistors are different from those used in the LVPECL implementation because the output standard
specifications are different.
Along with LVDS I/O, IGLOOe also supports Bus LVDS structure and Multipoint LVDS (M-LVDS)
configuration (up to 40 nodes).
Figure 2-23 LVDS Circuit Diagram and Board-Level Implementation
140
100
Z0 = 50
165
165
+
P
N
P
N
INBUF_LVDS
OUTBUF_LVDS
FPGA
Bourns Part Number: CAT16-LV4F12
相關PDF資料
PDF描述
AIML-0603-56NK-T INDUCTOR MULTILAYER 56NH 0603
HAZ151MBACRBKR CAP CER 150PF 1KV 20% RADIAL
HAZ151MBABREKR CAP CER 150PF 1KV 20% RADIAL
8-1624112-7 INDUCTOR .11UH 5% 0603
TAP476K020CRW CAP TANT 47UF 20V 10% RADIAL
相關代理商/技術參數
參數描述
AGLE600V2-FGG484I 功能描述:IC FPGA 1KB FLASH 600K 484-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:IGLOOe 產品培訓模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產品:Cyclone? IV FPGAs 標準包裝:60 系列:CYCLONE® IV GX LAB/CLB數:9360 邏輯元件/單元數:149760 RAM 位總計:6635520 輸入/輸出數:270 門數:- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應商設備封裝:484-FBGA(23x23)
AGLE600V2-FGG896 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
AGLE600V2-FGG896ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
AGLE600V2-FGG896I 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
AGLE600V2-FGG896PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
主站蜘蛛池模板: 五华县| 保山市| 河西区| 永春县| 扶余县| 宁明县| 贵德县| 共和县| 芒康县| 姚安县| 资溪县| 特克斯县| 长宁县| 象州县| 寿阳县| 紫阳县| 社旗县| 松原市| 南漳县| 开远市| 永泰县| 峨眉山市| 海林市| 德州市| 宁陕县| 玉龙| 滁州市| 颍上县| 南京市| 泉州市| 汉寿县| 莲花县| 武陟县| 东山县| 沈阳市| 崇信县| 双流县| 普宁市| 天长市| 莎车县| 长沙市|