欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: RM7000-266T
廠商: PMC-SIERRA INC
元件分類: 微控制器/微處理器
英文描述: RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
中文描述: 64-BIT, 266 MHz, RISC PROCESSOR, PBGA304
封裝: 31 X 31 MM, TBGA-304
文件頁數: 30/54頁
文件大小: 901K
代理商: RM7000-266T
Proprietary and Confidential to PMC-Sierra, Inc and for its Customer
s Internal Use
Document ID: PMC-2002175, Issue 1
30
RM7000
Microprocessor with On-Chip Secondary Cache Datasheet
Released
Figure 9 Processor Block Read
The read latency is four cycles (
ValidOut*
to
ValidIn*
), and the response data pattern is
DDxxDD. Figure 10 shows a processor block write where the processor was programmed with
write-back data rate boot code 2, or DDxxDDxx.
Finally, Figure 11 shows a typical sequence resulting in two outstanding reads both with initial
tertiary cache accesses, as explained in the following sequence.
1. The processor issues a read which misses in the tertiary cache.
2. The external agent takes control of the bus in preparation for returning data to the processor.
3. The processor encounters another internal cache miss and therefore asserts
PRqst*
in order to
regain control of the bus.
4. The external agent pulses
PAck*
, returning control of the bus to the processor.
5. The processor issues a read for the second miss.
6. The second cycle also misses in the tertiary.
7. The
RspSwap*
pin is asserted to denote the out of order response. Not shown in the figure is
the completion of the data transfer for the second miss, or any of the data transfer for the first
miss.
8. The external agent retakes control of the bus and begins returning data (out of order) for the
second miss to the processor.
SysClock
SysAD
Addr
Data0
Data1
Data2
Data3
SysCmd
Read
NData
NData
NData
NEOD
ValidOut*
ValidIn*
RdRdy*
WrRdy*
Release*
相關PDF資料
PDF描述
RM7000-300S RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
RM7000-300T RM7000⑩ Microprocessor with On-Chip Secondary Cache Datasheet Released
RM7935 64-bit Microprocessors with Integrated L2 Cache and EJTAG
RM7965 64-bit Microprocessors with Integrated L2 Cache and EJTAG
RMLA3565-58 Wideband Low Noise MMIC Amplifier
相關代理商/技術參數
參數描述
RM7000-300T 制造商:QED 功能描述: 制造商:QED 功能描述:Microprocessor, 64 Bit, 304 Pin, Plastic, BGA
RM7000A 制造商:PMC 制造商全稱:PMC 功能描述:64-Bit MIPS RISC Microprocessor with Integrated L2 Cache
RM7000A-300T 制造商:Quantum Effect Devices 功能描述:64-BIT, 300 MHz, MICROPROCESSOR, 304 Pin Plastic BGA
RM7000A-350T 制造商:PMC-Sierra 功能描述:Microprocessor, 64 Bit, 304 Pin, Plastic, BGA
主站蜘蛛池模板: 黄山市| 怀柔区| 无锡市| 中牟县| 务川| 报价| 武清区| 西畴县| 屏山县| 贵阳市| 浦江县| 林甸县| 土默特右旗| 茶陵县| 涡阳县| 楚雄市| 仪征市| 云安县| 石楼县| 鹤山市| 景泰县| 宜丰县| 马公市| 莆田市| 新乡县| 邹城市| 临沂市| 龙井市| 聊城市| 金乡县| 黎川县| 额尔古纳市| 特克斯县| 科尔| 宜宾县| 开封县| 丰台区| 大方县| 舞阳县| 离岛区| 大田县|