欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: TS83102G0BMGS
廠商: E2V TECHNOLOGIES PLC
元件分類: ADC
英文描述: 1-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA152
封裝: 21 X 21 MM, 1.27 MM PITCH, HERMETIC SEALED, CERAMIC, CGA-152
文件頁數: 38/54頁
文件大?。?/td> 2622K
代理商: TS83102G0BMGS
43
0935B–BDC–06/08
e2v semiconductors SAS 2008
TS83102G0BMGS
9.6.3
LVDS Logic Compatibility
Figure 9-11. LVDS Format (Refer to the IEEE Standards 1596.3 - 1994): 1125 mV < Common Mode
<1275 mV and 250 mV < Output Swing < 400 mV
9.7
Main Functions of the ADC
9.7.1
Out-of-range Bit (OR/ORB)
The out-of-range bit reaches a logical high state when the input exceeds the positive full-scale or falls
below the negative full-scale. When the analog input exceeds the positive full-scale, the digital outputs
remain at a logical high state with OR/ORB at a logical one. When the analog input falls below the nega-
tive full-scale, the digital outputs remain at a logical low state, with OR/ORB at a logical one again.
9.7.2
Bit Error Rate (BER)
The TS83102G0BMGS’s internal regeneration latches indecisions (for inputs very close to the latches’
threshold). This may produce errors in the logic encoding circuitry, leading to large amplitude output
errors.
This is because the latches regenerate the internal analog residues into logical states with a finite volt-
age gain value (Av) within a given positive amount of time D(t): Av = exp (D (t)/t), with t being the positive
regeneration time constant feedback.
The TS83102G0BMGS has been designed to reduce the probability of such errors occuring to
10-12 (measured for the converter at 2 Gsps). A standard technique for reducing the amplitude of such
errors down to ±1 LSB consists in setting the digital output data to gray code format. However, the
TS83102G0BMGS has been designed to feature a Bit Error Rate of 10-12 with a binary output format.
9.7.3
Gray or Binary Output Data Format Selection
To reduce the amplitude of such errors when they occur, it is possible to choose between the binary or
gray output data format by storing gray output codes.
Digital data format selection:
BINARY output format if B/GB is floating or GND
GRAY output format if B/GB is connected to V
EE
Common Mode
(Each Single-ended Output
Swing Max
Voh Max = 1.575 V
Swing Min
Voh Min
= 1.575 V
Vol Max
= 1.075 V
Vol Min = 0.825 V
CM Max
= 1275 mV
CM Min
= 1125 mV
Output Swing Max = ±300 mVp
Output Swing Min = ±200 mVp
0 V
True-False Output
False-True Output
Swing Max
相關PDF資料
PDF描述
TS83102G0BMGS 1-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA152
TS83102G0BVGL 1-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA152
TS83102G0BCGL 1-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CBGA152
TS83110CZT 1-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CDFP28
TS83110MZT 1-CH 10-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, CDFP28
相關代理商/技術參數
參數描述
TS83102G0BVGL 制造商:e2v technologies 功能描述:ADC SGL 2GSPS 10-BIT PARALLEL 152CBGA - Trays
TS83102G0CGL 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog to Digital Converter
TS83102G0GSZR5 制造商:e2v technologies 功能描述:TS83102G0GSZR5 - Trays
TS831-3I 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:MICROPOWER VOLTAGE SUPERVISOR RESET ACTIVE LOW
TS831-3ID 功能描述:監控電路 2.71V Micropower AL RoHS:否 制造商:STMicroelectronics 監測電壓數: 監測電壓: 欠電壓閾值: 過電壓閾值: 輸出類型:Active Low, Open Drain 人工復位:Resettable 監視器:No Watchdog 電池備用開關:No Backup 上電復位延遲(典型值):10 s 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:UDFN-6 封裝:Reel
主站蜘蛛池模板: 贵溪市| 临潭县| 山丹县| 体育| 竹山县| 高要市| 册亨县| 兴仁县| 江孜县| 夏河县| 广东省| 武定县| 揭东县| 凤城市| 阿合奇县| 无极县| 贵南县| 广丰县| 陵水| 随州市| 阿图什市| 缙云县| 黔江区| 平谷区| 上杭县| 蒙自县| 武安市| 北安市| 乐业县| 灵山县| 郑州市| 田东县| 佛山市| 江都市| 正安县| 富源县| 万源市| 上饶市| 凌源市| 西丰县| 甘泉县|