欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: XC2S200-6PQG208C
廠商: Xilinx Inc
文件頁數: 58/99頁
文件大小: 0K
描述: IC SPARTAN-II FPGA 200K 208-PQFP
標準包裝: 24
系列: Spartan®-II
LAB/CLB數: 1176
邏輯元件/單元數: 5292
RAM 位總計: 57344
輸入/輸出數: 140
門數: 200000
電源電壓: 2.375 V ~ 2.625 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 208-BFQFP
供應商設備封裝: 208-PQFP(28x28)
產品目錄頁面: 599 (CN2011-ZH PDF)
其它名稱: 122-1317
Spartan-II FPGA Family: DC and Switching Characteristics
DS001-3 (v2.8) June 13, 2008
Module 3 of 4
Product Specification
61
R
Clock Distribution Guidelines(1)
Clock Distribution Switching Characteristics
TGPIO is specified for LVTTL levels. For other standards, adjust TGPIO with the values shown in "I/O Standard Global Clock
I/O Standard Global Clock Input Adjustments
Delays associated with a global clock input pad are specified for LVTTL levels. For other standards, adjust the delays by the
values shown. A delay adjusted in this way constitutes a worst-case limit.
Symbol
Description
Speed Grade
Units
-6
-5
Max
GCLK Clock Skew
TGSKEWIOB
Global clock skew between IOB flip-flops
0.13
0.14
ns
Notes:
1.
These clock distribution delays are provided for guidance only. They reflect the delays encountered in a typical design under
worst-case conditions. Precise values for a particular design are provided by the timing analyzer.
Symbol
Description
Speed Grade
Units
-6
-5
Max
GCLK IOB and Buffer
TGPIO
Global clock pad to output
0.7
0.8
ns
TGIO
Global clock buffer I input to O output
0.7
0.8
ns
Symbol
Description
Standard
Speed Grade
Units
-6
-5
Data Input Delay Adjustments
TGPLVTTL
Standard-specific global clock
input delay adjustments
LVTTL
0
ns
TGPLVCMOS2
LVCMOS2
–0.04
–0.05
ns
TGPPCI33_3
PCI, 33 MHz, 3.3V
–0.11
–0.13
ns
TGPPCI33_5
PCI, 33 MHz, 5.0V
0.26
0.30
ns
TGPPCI66_3
PCI, 66 MHz, 3.3V
–0.11
–0.13
ns
TGPGTL
GTL
0.80
0.84
ns
TGPGTLP
GTL+
0.71
0.73
ns
TGPHSTL
HSTL
0.63
0.64
ns
TGPSSTL2
SSTL2
0.52
0.51
ns
TGPSSTL3
SSTL3
0.56
0.55
ns
TGPCTT
CTT
0.62
ns
TGPAGP
AGP
0.54
0.53
ns
Notes:
1.
Input timing for GPLVTTL is measured at 1.4V. For other I/O standards, see the table "Delay Measurement Methodology," page 60.
相關PDF資料
PDF描述
RSM06DSUI CONN EDGECARD 12POS DIP .156 SLD
ACM28DTAT CONN EDGECARD 56POS R/A .156 SLD
ABC36DRXI-S734 CONN EDGECARD 72POS DIP .100 SLD
RCB66DHAN-S621 EDGECARD 132POS DIP R/A .050 SLD
RMM06DSUI CONN EDGECARD 12POS DIP .156 SLD
相關代理商/技術參數
參數描述
XC2S200-6PQG208I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S200-6TQ144C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S200-6TQ144I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S200-6TQG144C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S200-6TQG144I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
主站蜘蛛池模板: 方山县| 简阳市| 新密市| 淮阳县| 阳原县| 文水县| 霍州市| 马龙县| 山东省| 乌兰浩特市| 霍林郭勒市| 墨竹工卡县| 康定县| 章丘市| 洱源县| 莲花县| 汉中市| 陈巴尔虎旗| 赤壁市| 宕昌县| 阿城市| 西平县| 合江县| 霍城县| 介休市| 永丰县| 琼海市| 阿坝县| 高州市| 临桂县| 湘乡市| 分宜县| 海伦市| 张家川| 黔南| 察隅县| 宜黄县| 彩票| 宾阳县| 平潭县| 邮箱|