欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: XC2S50-5TQG144C
廠商: Xilinx Inc
文件頁數: 11/99頁
文件大小: 0K
描述: IC SPARTAN-II FPGA 50K 144-TQFP
標準包裝: 60
系列: Spartan®-II
LAB/CLB數: 384
邏輯元件/單元數: 1728
RAM 位總計: 32768
輸入/輸出數: 92
門數: 50000
電源電壓: 2.375 V ~ 2.625 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 144-LQFP
供應商設備封裝: 144-TQFP(20x20)
產品目錄頁面: 599 (CN2011-ZH PDF)
其它名稱: 122-1321
Spartan-II FPGA Family: Functional Description
DS001-2 (v2.8) June 13, 2008
Module 2 of 4
Product Specification
19
R
Clearing Configuration Memory
The device indicates that clearing the configuration memory
is in progress by driving INIT Low. At this time, the user can
delay configuration by holding either PROGRAM or INIT
Low, which causes the device to remain in the memory
clearing phase. Note that the bidirectional INIT line is
driving a Low logic level during memory clearing. To avoid
contention, use an open-drain driver to keep INIT Low.
With no delay in force, the device indicates that the memory
is completely clear by driving INIT High. The FPGA samples
its mode pins on this Low-to-High transition.
Loading Configuration Data
Once INIT is High, the user can begin loading configuration
data frames into the device. The details of loading the
configuration data are discussed in the sections treating the
configuration modes individually. The sequence of
operations necessary to load configuration data using the
serial modes is shown in Figure 14. Loading data using the
Slave Parallel mode is shown in Figure 19, page 25.
CRC Error Checking
During the loading of configuration data, a CRC value
embedded in the configuration file is checked against a
CRC value calculated within the FPGA. If the CRC values
do not match, the FPGA drives INIT Low to indicate that a
frame error has occurred and configuration is aborted.
To reconfigure the device, the PROGRAM pin should be
asserted to reset the configuration logic. Recycling power
also resets the FPGA for configuration. See "Clearing
Start-up
The start-up sequence oversees the transition of the FPGA
from the configuration state to full user operation. A match
of CRC values, indicating a successful loading of the
configuration data, initiates the sequence.
During start-up, the device performs four operations:
1.
The assertion of DONE. The failure of DONE to go High
may indicate the unsuccessful loading of configuration
data.
2.
The release of the Global Three State net. This
activates I/Os to which signals are assigned. The
remaining I/Os stay in a high-impedance state with
internal weak pull-down resistors present.
3.
Negates Global Set Reset (GSR). This allows all
flip-flops to change state.
4.
The assertion of Global Write Enable (GWE). This
allows all RAMs and flip-flops to change state.
Notes: (referring to waveform above:)
1.
Before configuration can begin, VCCINT must be greater than 1.6V and VCCO Bank 2 must be greater than 1.0V.
Figure 12: Configuration Timing on Power-Up
DS001_12_102301
TPOR
TPL
TICCK
Valid
CCLK Output or Input
M0, M1, M2
(Required)
PROGRAM
INIT
VCC(1)
.
Symbol
Description
Min
Max
TPOR
Power-on reset
-
2 ms
TPL
Program latency
-
100
μs
TICCK
CCLK output delay (Master Serial mode only)
0.5
μs4 μs
TPROGRAM
Program pulse width
300 ns
-
相關PDF資料
PDF描述
VI-B6T-CX CONVERTER MOD DC/DC 6.5V 75W
VI-27N-CW-F4 CONVERTER MOD DC/DC 18.5V 100W
DS1631UT/T&R IC DIGITAL THERM HI PREC 8MSOP
VI-B6R-CX CONVERTER MOD DC/DC 7.5V 75W
VI-B6M-CX CONVERTER MOD DC/DC 10V 75W
相關代理商/技術參數
參數描述
XC2S50-5TQG144I 制造商:Xilinx 功能描述:FPGA SPARTAN-II 50K GATES 1728 CELLS 263MHZ 2.5V 144TQFP EP - Trays 制造商:Xilinx 功能描述:IC SYSTEM GATE
XC2S50-5VQ100C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S50-5VQ100I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
XC2S50-5VQG100C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S50-5VQG100I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
主站蜘蛛池模板: 嘉荫县| 临泽县| 洞头县| 依兰县| 江永县| 南部县| 和静县| 曲靖市| 龙山县| 阿巴嘎旗| 绍兴县| 永和县| 香港 | 綦江县| 洛阳市| 鄂伦春自治旗| 凌源市| 平塘县| 阳泉市| 宾阳县| 东城区| 霍林郭勒市| 岳池县| 关岭| 策勒县| 望都县| 黑龙江省| 余姚市| 衡阳市| 镇沅| 自贡市| 青川县| 宜城市| 全南县| 左权县| 彰武县| 甘洛县| 信阳市| 台东市| 阿坝县| 桐柏县|