欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD7707BR
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 3 V/5 V, +-10 V Input Range, 1 mW 3-Channel 16-Bit, Sigma-Delta ADC
中文描述: 3-CH 16-BIT DELTA-SIGMA ADC, SERIAL ACCESS, PDSO20
封裝: 0.300 INCH, SOIC-20
文件頁數(shù): 31/40頁
文件大小: 316K
代理商: AD7707BR
REV. A
AD7707
–31–
AD7707 to 8051 Interface
An interface circuit between the AD7707 and the 8XC51
microcontroller is shown in Figure 22. The diagram shows the
minimum number of interface connections with
CS
on the
AD7707 hard-wired low. In the case of the 8XC51 interface the
minimum number of interconnects is just two. In this scheme,
the
DRDY
bit of the Communications Register is monitored to
determine when the Data Register is updated. The alternative
scheme, which increases the number of interface lines to three,
is to monitor the
DRDY
output line from the AD7707. The
monitoring of the
DRDY
line can be done in two ways. First,
DRDY
can be connected to one of the 8XC51’s port bits (such
as P1.0) which is configured as an input. This port bit is then
polled to determine the status of
DRDY
. The second scheme is
to use an interrupt-driven system, in which case the
DRDY
output is connected to the INT1 input of the 8XC51. For inter-
faces that require control of the
CS
input on the AD7707, one
of the port bits of the 8XC51 (such as P1.1), which is config-
ured as an output, can be used to drive the
CS
input. The
8XC51 is configured in its Mode 0 serial interface mode. Its
serial interface contains a single data line. As a result, the
DATA OUT and DATA IN pins of the AD7707 should be
connected together with a 10 k
pull-up resistor. The serial
clock on the 8XC51 idles high between data transfers. The
8XC51 outputs the LSB first in a write operation, while the
AD7707 expects the MSB first so the data to be transmitted has
to be rearranged before being written to the output serial regis-
ter. Similarly, the AD7707 outputs the MSB first during a read
operation while the 8XC51 expects the LSB first. Therefore, the
data read into the serial buffer needs to be rearranged before
the correct data word from the AD7707 is available in the
accumulator.
RFS
DT
ADSP-2103/
ADSP-2105
RESET
SCLK
DATA OUT
DATA IN
CS
AD7707
V
DD
TFS
DR
SCLK
Figure 23. AD7707 to ADSP-2103/ADSP-2105 Interface
AD7707 to ADSP-2103/ADSP-2105 Interface
Figure 23 shows an interface between the AD7707 and the
ADSP-2103/ADSP-2105 DSP processor. In the interface
shown, the
DRDY
bit of the Communications Register is again
monitored to determine when the Data Register is updated. The
alternative scheme is to use an interrupt-driven system, in which
case the
DRDY
output is connected to the IRQ2 input of the
ADSP-2103/ADSP-2105. The serial interface of the ADSP-
2103/ADSP-2105 is set up for alternate framing mode. The
RFS and TFS pins of the ADSP-2103/ADSP-2105 are config-
ured as active low outputs and the ADSP-2103/ADSP-2105
serial clock line, SCLK, is also configured as an output. The
CS
for the AD7707 is active when either the
RFS
or
TFS
outputs
from the ADSP-2103/ADSP-2105 are active. The serial clock
rate on the ADSP-2103/ADSP-2105 should be limited to
3MHz to ensure correct operation with the AD7707.
CODE FOR SETTING UP THE AD7707
Table XVII gives a set of read and write routines in C code for
interfacing the 68HC11 microcontroller to the AD7707. The
sample program sets up the various registers on the AD7707
and reads 1000 samples from the part into the 68HC11. The
setup conditions on the part are exactly the same as those out-
lined for the flowchart of Figure 20. In the example code given
here, the
DRDY
output is polled to determine if a new valid
word is available in the data register.
The sequence of the events in this program are as follows:
1. Write to the Communications Register, selecting channel one
as the active channel and setting the next operation to be a
write to the clock register.
2. Write to Clock Register setting the CLK DIV bit which
divides the external clock internally by two. This assumes
that the external crystal is 4.9512 MHz. The update rate is
selected to be 50 Hz.
3. Write to Communication Register selecting Channel 1 as the
active channel and setting the next operation to be a write to
the Setup Register.
4. Write to the Setup Register, setting the gain to 1, setting
bipolar mode, buffer off, clearing the filter synchronization
and initiating a self-calibration.
5. Poll the
DRDY
output.
6. Read the data from the Data Register.
7. Loop around doing Steps 5 and 6 until the specified number
of samples have been taken from the selected channel.
相關(guān)PDF資料
PDF描述
AD7707BRU 3 V/5 V, +-10 V Input Range, 1 mW 3-Channel 16-Bit, Sigma-Delta ADC
AD7707 ECONOLINE: REC2.2-S_DR/H1 - 2.2W DIP Package- 1kVDC Isolation- Regulated Output- UL94V-0 Package Material- Continuous Short Circiut Protection- Internal SMD design- 100% Burned In- Efficiency to 75%
AD7707EB 3 V/5 V 610 V Input Range 1 mW 3-Channel 16-Bit Sigma-Delta ADC(316.51 k)
AD7708BR Shaft; Style: 2 - light; Applicable Model: LE-P / LEL-W
AD7708BRU 8-/10-Channel, Low Voltage, Low Power, ADCs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7707BR-REEL 制造商:Analog Devices 功能描述:ADC Single Delta-Sigma 500sps 16-bit Serial 20-Pin SOIC W T/R 制造商:Analog Devices 功能描述:ADC SGL DELTA-SIGMA 0.5KSPS 16BIT SERL 20SOIC W - Tape and Reel
AD7707BR-REEL7 制造商:Analog Devices 功能描述:ADC Single Delta-Sigma 500sps 16-bit Serial 20-Pin SOIC W T/R 制造商:Analog Devices 功能描述:ADC SGL DELTA-SIGMA 0.5KSPS 16BIT SERL 20SOIC W - Tape and Reel
AD7707BRU 功能描述:IC ADC 16BIT 3CH 20-TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7707BRU-REEL 制造商:Analog Devices 功能描述:ADC Single Delta-Sigma 500sps 16-bit Serial 20-Pin TSSOP T/R 制造商:Analog Devices 功能描述:ADC SGL DELTA-SIGMA 0.5KSPS 16BIT SERL 20TSSOP - Tape and Reel
AD7707BRU-REEL7 功能描述:IC ADC 16BIT 3CH 20-TSSOP T/R RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極
主站蜘蛛池模板: 利津县| 水富县| 双辽市| 江孜县| 桂平市| 天门市| 浮山县| 雷波县| 农安县| 滦南县| 盐亭县| 简阳市| 财经| 东海县| 霍邱县| 清原| 宁陕县| 塔城市| 政和县| 冕宁县| 乌拉特前旗| 耒阳市| 清苑县| 连城县| 泾源县| 盐边县| 新昌县| 治多县| 三台县| 都安| 收藏| 连州市| 延寿县| 丹巴县| 天气| 青浦区| 浮山县| 桦甸市| 聂荣县| 揭东县| 临沧市|