欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9864-EB
廠商: Analog Devices, Inc.
英文描述: IF Digitizing Subsystem
中文描述: 中頻數字化子系統
文件頁數: 31/44頁
文件大小: 1984K
代理商: AD9864-EB
AD9864
+
VGA
DAC
Σ
ADC
FS
-
DEC1
÷
12
DEC2
AND
DEC3
I + Q
I + Q
SELECT
LARGER
AGCR
REF LEVEL
K
AGCA/AGCD
SCALING
C
DAC
GCP
1
(1 – Z
–1
)
AGCV
SETTING
DVGA
RSSI DATA
TO SSI
I/Q DATA
TO SSI
0
Figure 58. Functional Block Diagram of VGA and AGC
VARIABLE GAIN CONTROL
The variable gain control is enabled by setting the AGCR field
of Register 0x06 to 0. In this mode, the gain of the VGA (and
the DVGA) can be adjusted by writing to the 16-bit AGCG
register. The maximum update rate of the AGCG register via
the SPI port is
f
CLK
/240. The MSB of this register is the bit that
enables 16 dB of attenuation in the mixer. This feature allows
the AD9864 to cope with large level signals beyond the VGA’s
range (i.e., > –18 dBm at LNA input) to prevent overloading of
the ADC.
The lower 15 bits specify the attenuation in the remainder of
the signal path. If the DVGA is enabled, the attenuation range
is from –12 dB to +12 dB since the DVGA provides 12 dB of
digital gain. In this case, all 15 bits are significant. However,
with the DVGA disabled, the attenuation range extends from
0 dB to 12 dB and only the lower 14 bits are useful. Figure 59
shows the relationship between the amount of attenuation and
the AGC register setting for both cases.
AGCG SETTING (HEX)
–12
0
12
0000
A
1FFF
3FFF
7FFF
5FFF
6
–6
VGA
RANGE
DVGA
RANGE
ONLY
VGA ENABLED
DVGA AND
VGA ENABLED
0
Figure 59. AGC Gain Range Characteristics vs. AGCG Register
Setting with and without DVGA Enabled
Referring to Figure 58, the gain of the VGA is set by an 8-bit
control DAC that provides a control signal to the VGA appear-
ing at the gain control pin (GCP). For applications implement-
ing automatic gain control, the DAC’s output resistance can be
reduced by a factor of 9 to decrease the attack time of the AGC
response for faster signal acquisition. An external capacitor,
CDAC, from GCP to analog ground is required to smooth the
DAC’s output each time it updates as well as to filter wideband
noise. Note that CDAC, in combination with the DAC’s pro-
grammable output resistance, sets the –3 dB bandwidth and
time constant associated with this RC network.
A linear estimate of the received signal strength is performed at
the output of the first decimation stage (DEC1) and output of
the DVGA (if enabled), as discussed in the AGC section. This
data is available as a 6-bit RSSI field within an SSI frame with
60 corresponding to a full-scale signal for a given AGC attenua-
tion setting. The RSSI field is updated at
f
CLK
/60 and can be used
with the 8-bit attenuation field (or AGCG attenuation setting)
to determine the absolute signal strength.
The accuracy of the mean RSSI reading (relative to the IF input
power) depends on the input signal’s frequency offset relative
to the IF frequency since both DEC1 filter’s response as well as
the ADC’s signal transfer function attenuate the mixer’s
downconverted signal level centered at
f
CLK
/8. As a result, the
estimated signal strength of input signals falling within prox-
imity to the IF is reported accurately, while those signals at
increasingly higher frequency offsets incur larger measurement
errors. Figure 60 shows the normalized error of the RSSI read-
ing as a function of the frequency offset from the IF frequency.
Note that the significance of this error becomes apparent when
determining the maximum input interferer (or blocker) levels
with the AGC enabled.
Rev. 0 | Page 31 of 44
相關PDF資料
PDF描述
AD9864BCPZ IF Digitizing Subsystem
AD9864BCPZRL IF Digitizing Subsystem
AD9866BCPRL Broadband Modem Mixed Signal Front End
AD9866CHIPS Broadband Modem Mixed Signal Front End
AD9866 Broadband Modem Mixed Signal Front End
相關代理商/技術參數
參數描述
AD9864-EBZ 功能描述:BOARD EVAL FOR AD9864 制造商:analog devices inc. 系列:- 零件狀態:有效 類型:數字轉換器 頻率:10MHz ~ 300MHz 配套使用產品/相關產品:AD9864 所含物品:板 標準包裝:1
AD9865 制造商:AD 制造商全稱:Analog Devices 功能描述:Broadband Modem Mixed-Signal Front End
AD9865BCP 制造商:Analog Devices 功能描述:Mixed Signal Front End 64-Pin LFCSP EP 制造商:Analog Devices 功能描述:MIXED SGNL FRONT END 64LFCSP EP - Trays 制造商:Analog Devices 功能描述:10BIT MIXED SIGNAL CONVERTER 9865
AD9865BCPRL 制造商:Analog Devices 功能描述:Mixed Signal Front End 64-Pin LFCSP EP T/R
AD9865BCPZ 功能描述:IC PROCESSOR FRONT END 64LFCSP RoHS:是 類別:RF/IF 和 RFID >> RF 前端 (LNA + PA) 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:250 系列:- RF 型:GPS 頻率:1575.42MHz 特點:- 封裝/外殼:48-TQFP 裸露焊盤 供應商設備封裝:48-TQFP 裸露焊盤(7x7) 包裝:托盤
主站蜘蛛池模板: 米泉市| 清丰县| 乌什县| 芒康县| 黎川县| 翁源县| 瑞昌市| 儋州市| 平邑县| 苏州市| 调兵山市| 泰来县| 曲沃县| 买车| 枣阳市| 屏南县| 阿荣旗| 社旗县| 务川| 都昌县| 平武县| 垣曲县| 丹棱县| 晋州市| 灵宝市| 牟定县| 鄂伦春自治旗| 塔城市| 新民市| 广平县| 大名县| 商都县| 台湾省| 广河县| 墨竹工卡县| 手机| 秀山| 宣汉县| 开平市| 北票市| 射洪县|