欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號(hào): AD9864
廠商: Analog Devices, Inc.
英文描述: IF Digitizing Subsystem
中文描述: 中頻數(shù)字化子系統(tǒng)
文件頁數(shù): 3/44頁
文件大小: 1984K
代理商: AD9864
AD9864
GENERAL DESCRIPTION
The AD9864 is a general-purpose narrow-band IF subsystem that
digitizes a low level 10 MHz to 300 MHz IF input with a signal
bandwidth ranging from 6.8 kHz to 270 kHz. The signal chain of
the AD9864 consists of an LNA, a mixer, a band-pass Σ- ADC,
and a decimation filter with programmable decimation factor.
The input LNA is a fixed gain block with an input impedance of
approximately 370 ||1.4 pF. The LNA input is single-ended
and self-biasing, allowing the input IF to be ac-coupled. The
LNA can be disabled through the serial interface, providing a
fixed 16 dB attenuation to the input signal.
The LNA drives the input port of a Gilbert-type active mixer.
The mixer LO port is driven by the on-chip LO buffer, which
can be driven externally, single-ended or differential. The LO
buffer inputs are self-biasing and allow the LO input to be
ac-coupled. The open-collector outputs of the mixer drive an
external resonant tank consisting of a differential LC network
tuned to the IF of the band-pass Σ- ADC.
The external differential LC tank forms the resonator for the
first stage of the band-pass Σ- ADC. The tank LC values must
be selected for a center frequency of
f
CLK
/8, where
f
CLK
is the
sample rate of the ADC. The
f
CLK
/8 frequency is the IF digitized
by the band-pass Σ- ADC. On-chip calibration allows stan-
dard tolerance inductor and capacitor values. The calibration is
typically performed once at power-up.
The ADC contains a sixth order multibit band-pass Σ- modu-
lator that achieves very high instantaneous dynamic range over
a narrow frequency band centered at
f
CLK
/8. The modulator
output is quadrature mixed to baseband and filtered by three
cascaded linear phase FIR filters to remove out-of-band noise.
The first FIR filter is a fixed decimate by 12 using a fourth order
comb filter. The second FIR filter also uses a fourth order comb
filter with programmable decimation from 1 to 16. The third
FIR stage is programmable for decimation of either 4 or 5. The
cascaded decimation factor is programmable from 48 to 960.
The decimation filter data is output via the synchronous serial
interface (SSI) of the chip.
Additional functionality built into the AD9864 includes LO and
clock synthesizers, programmable AGC, and a flexible synchro-
nous serial interface for output data.
The LO synthesizer is a programmable PLL consisting of a low
noise phase frequency detector (PFD), a variable output current
charge pump (CP), a 14-bit reference divider, A and B counters,
and a dual modulus prescaler. The user only needs to add an
appropriate loop filter and VCO for complete operation.
The clock synthesizer is equivalent to the LO synthesizer with
the following differences:
It does not include the prescaler or A counter.
It includes a negative resistance core used for VCO
generation.
The AD9864 contains both a variable gain amplifier (VGA) and a
digital VGA (DVGA). Both of these can operate manually or
automatically. In manual mode, the gain for each is programmed
through the SPI. In automatic gain control mode, the gains are
adjusted automatically to ensure the ADC does not clip and that
the rms output level of the ADC is equal to a programmable ref-
erence level.
The VGA has 12 dB of attenuation range and is implemented by
adjusting the ADC full-scale reference level. The DVGA gain is
implemented by scaling the output of the decimation filter. The
DVGA is most useful in extending the dynamic range in nar-
row-band applications requiring 16-bit I and Q data format.
The SSI provides a programmable frame structure, allowing
24-bit or 16-bit I and Q data and flexibility by including
attenuation and RSSI data if required.
Rev. 0 | Page 3 of 44
相關(guān)PDF資料
PDF描述
AD9864-EB IF Digitizing Subsystem
AD9864BCPZ IF Digitizing Subsystem
AD9864BCPZRL IF Digitizing Subsystem
AD9866BCPRL Broadband Modem Mixed Signal Front End
AD9866CHIPS Broadband Modem Mixed Signal Front End
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9864BCP 制造商:Analog Devices 功能描述:IF SUBSYS 48LFCSP EP - Bulk
AD9864BCPZ 功能描述:IC IF SUBSYSTEM GEN-PURP 48LFCSP RoHS:是 類別:RF/IF 和 RFID >> RF 前端 (LNA + PA) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:250 系列:- RF 型:GPS 頻率:1575.42MHz 特點(diǎn):- 封裝/外殼:48-TQFP 裸露焊盤 供應(yīng)商設(shè)備封裝:48-TQFP 裸露焊盤(7x7) 包裝:托盤
AD9864BCPZ 制造商:Analog Devices 功能描述:IC, IF SUBSYSTEM, 16-24BIT, 6.8KHZ-270KH
AD9864BCPZRL 功能描述:IC IF SUBSYSTEM GEN-PURP 48LFCSP RoHS:是 類別:RF/IF 和 RFID >> RF 前端 (LNA + PA) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:250 系列:- RF 型:GPS 頻率:1575.42MHz 特點(diǎn):- 封裝/外殼:48-TQFP 裸露焊盤 供應(yīng)商設(shè)備封裝:48-TQFP 裸露焊盤(7x7) 包裝:托盤
AD9864-EB 制造商:Analog Devices 功能描述:
主站蜘蛛池模板: 鄂温| 桐庐县| 昌宁县| 安阳市| 南和县| 顺义区| 白城市| 民勤县| 双城市| 景宁| 越西县| 耒阳市| 太仆寺旗| 师宗县| 兴国县| 高陵县| 四平市| 宝应县| 普格县| 康定县| 黎城县| 涞源县| 昌平区| 读书| 紫阳县| 定边县| 西林县| 株洲县| 平武县| 江门市| 青岛市| 肥乡县| 澎湖县| 晴隆县| 德安县| 阿克| 肥城市| 元朗区| 延津县| 治多县| 宁都县|