欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: Q67100-Q3016
廠商: SIEMENS AG
英文描述: 4M x 36-Bit EDO-DRAM Module
中文描述: 4米× 36位江戶記憶體模組
文件頁數(shù): 1/53頁
文件大小: 418K
代理商: Q67100-Q3016
HYB 39S64400/800/160BT(L)
64-MBit Synchronous DRAM
Data Book
1
12.99
The HYB 39S64400/800/160BT are four bank Synchronous DRAM’s organized as
4 banks
×
4MBit
×
4, 4 banks
×
2 MBit
×
8 and 4 banks
×
1 Mbit
×
16 respectively. These synchron-
ous devices achieve high speed data transfer rates by employing a chip architecture that prefects
multiple bits and then synchronizes the output data to a system clock. The chip is fabricated using
the Infineon advanced 0.2
μ
m 64 MBit DRAM process technology.
The device is designed to comply with all JEDEC standards set for Synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at higher rates than is possible with standard DRAMs. A sequential and gapless data rate is
possible depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operates with a
single 3.3 V
±
0.3 V power supply and are available in TSOPII packages.
High Performance:
Fully Synchronous to Positive Clock Edge
0 to 70
°
C operating temperature
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 1, 2, 4, 8
Full page (optional) for sequential wrap
around
Multiple Burst Read with Single Write
Operation
Automatic and Controlled Precharge
Command
Data Mask for Read/Write Control (x4, x8)
Data Mask for Byte Control (x16)
Auto Refresh (CBR) and Self Refresh
Suspend Mode and Power Down Mode
4096 Refresh Cycles / 64 ms
Random Column Address every CLK
(1-N Rule)
Single 3.3 V
±
0.3 V Power Supply
LVTTL Interface
Plastic Packages:
P-TSOPII-54 400mil width (x4, x8, x16)
-7.5 version for PC133 3-3-3 application
-8 version for PC100 2-2-2 applications
-7.5
-8
Units
f
CKMAX
133
125
MHz
t
CK3
7.5
8
ns
t
AC3
5.4
6
ns
t
CK2
10
10
ns
t
AC2
6
6
ns
64-MBit Synchronous DRAM
相關(guān)PDF資料
PDF描述
Q67100-Q3017 4M x 36-Bit EDO-DRAM Module
Q67100-Q3018 8M x 36-Bit EDO-DRAM Module
Q67100-Q3019 8M x 36-Bit EDO-DRAM Module
Q67100-Q433 256 K x 4-Bit Dynamic RAM Low Power 256 K x 4-Bit Dynamic RAM
Q67100-Q1100 4M x 4-Bit Dynamic RAM 2k & 4k Refresh
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
Q67100-Q3017 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:4M x 36-Bit EDO-DRAM Module
Q67100-Q3018 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:8M x 36-Bit EDO-DRAM Module
Q67100-Q3019 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:8M x 36-Bit EDO-DRAM Module
Q67100-Q433 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:256 K x 4-Bit Dynamic RAM Low Power 256 K x 4-Bit Dynamic RAM
Q67100-Q518 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:1 M x 1-Bit Dynamic RAM Low Power 1 M ⅴ 1-Bit Dynamic RAM
主站蜘蛛池模板: 临邑县| 开封市| 龙井市| 汉寿县| 乌恰县| 沅陵县| 抚顺县| 崇礼县| 兴海县| 察哈| 日喀则市| 长岛县| 永安市| 安国市| 梅州市| 前郭尔| 兴山县| 康乐县| 星子县| 西林县| 成安县| 肇源县| 高州市| 阳春市| 苍溪县| 涪陵区| 昭觉县| 金山区| 东平县| 兴安盟| 龙泉市| 龙井市| 乌拉特后旗| 赤城县| 霍林郭勒市| 龙江县| 都兰县| 泗水县| 长宁县| 漳州市| 黄大仙区|