欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9886KS-100
廠商: ANALOG DEVICES INC
元件分類: 消費家電
英文描述: Analog Interface for Flat Panel Displays
中文描述: SPECIALTY CONSUMER CIRCUIT, PQFP160
封裝: PLASTIC, MQFP-160
文件頁數: 1/32頁
文件大小: 248K
代理商: AD9886KS-100
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
a
AD9886
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
World Wide Web Site: http://www.analog.com
Fax: 781/326-8703
Analog Devices, Inc., 2001
Analog Interface for
Flat Panel Displays
FUNCTIONAL BLOCK DIAGRAM
CLAMP
R
IN
A/D
8
8
8
R
OUTA
R
OUTB
CLAMP
G
IN
A/D
8
8
8
G
OUTA
G
OUTB
CLAMP
B
IN
A/D
8
8
8
B
OUTA
B
OUTB
SYNC
PROCESSING
AND CLOCK
GENERATION
HSYNC
COAST
CLAMP
CKINV
CKEXT
FILT
2
DATACK
HSOUT
VSOUT
SOGOUT
ANALOG INTERFACE
REF
REFOUT
REFIN
SERIAL REGISTER AND
POWER MANAGEMENT
SCL
SDA
A
1
A
0
AD9886
FEATURES
Analog Interface
140 MSPS Maximum Conversion Rate
330 MHz Analog Bandwidth
0.5 V to 1.0 V Analog Input Range
500 ps p-p PLL Clock Jitter at 140 MSPS
3.3 V Power Supply
Full Sync Processing
Midscale Clamp for YUV Applications
GENERAL DESCRIPTION
The AD9886 is a complete 8-bit 140 MSPS monolithic analog
interface optimized for capturing RGB graphics signals from
personal computers and workstations. Its 140 MSPS encode
rate capability and full-power analog bandwidth of 330 MHz
supports resolutions up to SXGA (1280
×
1024 at 75 Hz).
For ease of design and to minimize cost, the AD9886 is a fully
integrated interface solution for FPDs. The AD9886 includes a
140 MHz triple ADC with internal 1.25 V reference, PLL to
generate a pixel clock from an HSYNC, and programmable
gain, offset, and clamp control. The user provides only a 3.3 V
power supply, analog input, and an HSYNC signal. Three-state
CMOS outputs may be powered from 2.5 V to 3.3 V.
The AD9886’s on-chip PLL generates a pixel clock from an
HSYNC. Pixel clock output frequencies range from 12 MHz to
140 MHz. PLL clock jitter is 500 ps p-p typical at 140 MSPS.
When the COAST signal is presented, the PLL maintains its
output frequency in the absence of HSYNC. A sampling phase
adjustment is provided. Data, HSYNC and Clock output phase
relationships are maintained. The PLL can be disabled and an
external clock input provided as the pixel clock. The AD9886
also offers full sync processing for composite sync and sync-on-
green applications.
A clamp signal is generated internally or may be provided by the
user through the CLAMP input pin. This interface is fully pro-
grammable via a 2-wire serial interface.
相關PDF資料
PDF描述
AD9886KS-140 Analog Interface for Flat Panel Displays
AD9898 CCD Signal Processor with Precision Timing⑩ Generator
AD9898KCP-20 CCD Signal Processor with Precision Timing⑩ Generator
AD9898KCPRL-20 TVPS00RF-21-41S W/ PC CON
AD9901 Ultrahigh Speed Phase/Frequency Discriminator
相關代理商/技術參數
參數描述
AD9886KS-140 制造商:Rochester Electronics LLC 功能描述:A/D INTERFACE FOR FLAT PANEL, 140 MSPS - Bulk 制造商:Analog Devices 功能描述:
AD9887 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Interface for Flat Panel Displays
AD9887/PCB 制造商:Analog Devices 功能描述:INTRFC DUAL FOR FLAT PNL DISPLAYS 160MQFP - Bulk
AD9887A 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Interface for Flat Panel Displays
AD9887A/PCB 制造商:Analog Devices 功能描述:INTRFC FOR FLAT PNL DISPLAY 16SOIC W - Bulk
主站蜘蛛池模板: 淳化县| 荣昌县| 江西省| 临澧县| 普定县| 临泉县| 多伦县| 怀来县| 尉犁县| 项城市| 大宁县| 苍梧县| 蓬莱市| 两当县| 西乌珠穆沁旗| 三亚市| 黔西| 五华县| 安国市| 图们市| 会理县| 离岛区| 微博| 五台县| 吉林市| 兴宁市| 兴文县| 武鸣县| 确山县| 齐齐哈尔市| 汨罗市| 平和县| 漠河县| 邮箱| 华容县| 紫阳县| 慈利县| 贺兰县| 阳信县| 正定县| 陆川县|