欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: AD9927BBCZRL
廠商: ANALOG DEVICES INC
元件分類: 消費(fèi)家電
英文描述: 14-Bit CCD Signal Processor with V-Driver and Precision TimingTM Generator
中文描述: SPECIALTY CONSUMER CIRCUIT, BGA128
封裝: 9 X 9 MM, LEAD FREE, MO-225, CSP_BGA-128
文件頁數(shù): 70/100頁
文件大小: 784K
代理商: AD9927BBCZRL
AD9927
ANALOG FRONT-END DESCRIPTION AND OPERATION
Rev. 0 | Page 70 of 100
6dB ~ 42dB
CCDIN
CLI
DIGITAL
FILTER
CLPOB
DC RESTORE
OPTICAL BLACK
CLAMP
12-BIT
ADC
VGA
DAC
CDS
INTERNAL
V
REF
2V FULL SCALE
PRECISION
TIMING
GENERATION
SHPSHD
1.2V
OUTPUT
DATA
LATCH
REFT
REFB
V-H
TIMING
GENERATION
SHP SHD
DOUTPHASE
CLPOB
PBLK
0.4V
1.4V
AD9927
0.1μF
VGA GAIN
REGISTER
0.1μF
0.1μF
CLAMP LEVEL
REGISTER
12
PBLK
–3dB, 0dB,
+3dB, +6dB
PBLK
PBLK (WHEN DCBYP = 1)
SHP
S1
1
S2
1
BLANK TO
ZERO OR
CLAMP LEVEL
1
S1 IS NORMALLY CLOSED; S2 IS NORMALLY OPEN.
CDS GAIN
REGISTER
VD
HD
DOUT
DOUTPHASE
DCLK
DCLK
MODE
FIXED
DELAY
CLI
1
0
DCLKINV
0
Figure 85. Analog Front-End Functional Block Diagram
The AD9927 signal processing chain is shown in Figure 85.
Each processing step is essential for achieving a high quality
image from the raw CCD pixel data.
DC Restore
To reduce the large dc offset of the CCD output signal, a dc
restore circuit is used with an external 0.1 μF series coupling
capacitor. This restores the dc level of the CCD signal to
approximately 1.2 V, making it compatible with the 1.8 V core
supply voltage of the AD9927. The dc restore switch is active
during the SHP sample pulse time.
The dc restore circuit can be disabled when the optional PBLK
signal is used to isolate large-signal swings from the CCD input
(see Analog Preblanking). Bit [6] of AFE Register Address 0x00
controls whether the dc restore is active during the PBLK interval.
Analog Preblanking
During certain CCD blanking or substrate clocking intervals,
the CCD input signal to the AD9927 can increase in amplitude
beyond the recommended input range. The PBLK signal can be
used to isolate the CDS input from large-signal swings. While
PBLK is active (low), the CDS input is internally shorted to ground.
Note that because the CDS input is shorted during PBLK, the
CLPOB pulse should not be used during the same active time as
the PBLK pulse.
Correlated Double Sampler (CDS)
The CDS circuit samples each CCD pixel twice to extract the
video information and to reject low frequency noise. The
timing shown in Figure 20 illustrates how the two internally
generated CDS clocks, SHP and SHD, are used to sample the
reference level and data level of the CCD signal, respectively. The
placement of the SHP and SHD sampling edges is determined by
the setting of the SHPLOC and SHDLOC registers located at
Address 0x37. Placement of these two clock signals is critical for
achieving the best performance from the CCD.
The CDS gain is variable in three steps by using the AFE
Address 0x04: 3 dB, 0 dB (default), and +3 dB. Improved noise
performance results from using the +3 dB setting, but the input
range will be reduced (see Analog Specifications).
相關(guān)PDF資料
PDF描述
AD9929BBCZ CCD Signal Processor with Precision Timing Generator
AD9929 CCD Signal Processor with Precision Timing Generator
AD9937 CCD Signal Processor with Precision Timing⑩ Generator
AD9937KCP CCD Signal Processor with Precision Timing⑩ Generator
AD9937KCPRL TVPS00RF-25-35PB W/ PC CONTACT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9928 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Channel 14-Bit CCD Signal Processor with V-Driver and Precision Timing Generator
AD9928BBCZ 功能描述:IC CCD SIGNAL PROCESSR 128CSPBGA RoHS:是 類別:集成電路 (IC) >> 線性 - 視頻處理 系列:- 產(chǎn)品變化通告:Product Discontinuation 07/Mar/2011 標(biāo)準(zhǔn)包裝:3,000 系列:OMNITUNE™ 類型:調(diào)諧器 應(yīng)用:移動電話,手機(jī),視頻顯示器 安裝類型:表面貼裝 封裝/外殼:65-WFBGA 供應(yīng)商設(shè)備封裝:PG-WFSGA-65 包裝:帶卷 (TR) 其它名稱:SP000365064
AD9928BBCZ-60 制造商:Analog Devices 功能描述:- Trays
AD9928BBCZRL 功能描述:IC CCD SIGNAL PROCESSR 128CSPBGA RoHS:否 類別:集成電路 (IC) >> 線性 - 視頻處理 系列:- 產(chǎn)品變化通告:Product Discontinuation 07/Mar/2011 標(biāo)準(zhǔn)包裝:3,000 系列:OMNITUNE™ 類型:調(diào)諧器 應(yīng)用:移動電話,手機(jī),視頻顯示器 安裝類型:表面貼裝 封裝/外殼:65-WFBGA 供應(yīng)商設(shè)備封裝:PG-WFSGA-65 包裝:帶卷 (TR) 其它名稱:SP000365064
AD9928XBCZ-60 功能描述:IC CCD SIGNAL PROCESSOR 制造商:analog devices inc. 系列:- 包裝:托盤 零件狀態(tài):上次購買時間 類型:CCD 信號處理器,14 位 應(yīng)用:照相機(jī) 安裝類型:表面貼裝 封裝/外殼:128-LFBGA,CSPBGA 供應(yīng)商器件封裝:128-CSPBGA(9x9) 標(biāo)準(zhǔn)包裝:1
主站蜘蛛池模板: 乌鲁木齐市| 井研县| 濮阳县| 昌都县| 抚顺县| 伊宁市| 栾城县| 永善县| 晋中市| 延吉市| 万盛区| 新营市| 大邑县| 乌拉特前旗| 新邵县| 扶绥县| 鞍山市| 津市市| 蛟河市| 嘉善县| 玉屏| 武义县| 田林县| 德州市| 保定市| 驻马店市| 阿鲁科尔沁旗| 江城| 牙克石市| 远安县| 雷山县| 红河县| 博白县| 长顺县| 阳泉市| 琼中| 和政县| 兴安盟| 永安市| 金溪县| 星座|