欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: AD9942
廠商: Analog Devices, Inc.
英文描述: Dual-Channel, 14-Bit CCD Signal Processor with Precision Timing⑩ Core
中文描述: 雙通道,14位CCD信號處理器核心精確定時⑩
文件頁數: 25/36頁
文件大小: 452K
代理商: AD9942
AD9942
Table 20. Channel A and Channel B HBLK Individual Sequence Parameters
Length
(Bit)
Range
HBLKMASK
1
High/low
Toggle Position 1
12
0 to 4095 pixel locations
Toggle Position 2
12
0 to 4095 pixel locations
Toggle Position 3
12
0 to 4095 pixel locations
Toggle Position 4
12
0 to 4095 pixel locations
Toggle Position 5
12
0 to 4095 pixel locations
Toggle Position 6
12
0 to 4095 pixel locations
Rev. A | Page 25 of 36
Parameter
Description
Masking polarity for H1 for Sequences 0 to 3 (0 = low; 1 = high).
First toggle position within the line for Sequences 0 to 3.
Second toggle position within the line for Sequences 0 to 3.
Third toggle position within the line for Sequences 0 to 3.
Fourth toggle position within the line for Sequences 0 to 3.
Fifth toggle position within the line for Sequences 0 to 3.
Sixth toggle position within the line for Sequences 0 to 3.
Table 21. Channel A and Channel B Horizontal Sequence Control Registers for CLPOB, PBLK, and HBLK
Length
(Bit)
Range
SCP
12
0 to 4095 line numbers
SPTR
2
0 to 3 sequence numbers
Register
Description
CLPOB/PBLK/HBLK SCP to define Horizontal Regions 0 to 3.
Sequence pointer for Horizontal Regions 0 to 3.
Table 22. Channel A and Channel B External HBLK Register Parameters
Register
Length (Bit)
Range
HBLKDIR
1
High/low
HBLKPOL
1
High/low
HBLKEXTMASK
1
High/low
Description
Specifies HBLK internally generated or externally supplied. 0 = internal; 1 = external.
External HBLK active polarity. 0 = active low; 1 = active high.
External HBLK masking polarity. 0 = mask H1 low; 1 = mask H1 high.
H-COUNTER SYNCHRONIZATION
The H-counter reset occurs seven CLI cycles after the HD falling edge.
0
0
1
2
3
4
5
6
7
8
9
10
11
12
14
15
0
1
2
3
H-COUNTER
RESET
VD_X
NOTES
1. INTERNAL H COUNTER IS RESET SEVEN CLI_X CYCLES AFTER THE HD_X FALLING EDGE (WHEN USING VDHDEDGE = 0).
2. TYPICAL TIMING RELATIONSHIP: CLI_X RISING EDGE IS COINCIDENT WITH HD_X FALLING EDGE.
HD_X
CLI_X
X
X
X
X
X
X
X
H COUNTER
(PIXEL COUNTER)
X
X
X
Figure 26. H-Counter Synchronization
相關PDF資料
PDF描述
AD9942BBCZ Dual-Channel, 14-Bit CCD Signal Processor with Precision Timing⑩ Core
AD9942BBCZRL Dual-Channel, 14-Bit CCD Signal Processor with Precision Timing⑩ Core
AD9943 Label Printer Tape RoHS Compliant: NA
AD9944 Complete 10-Bit and 12-Bit, 25 MHz CCD Signal Processors
AD9943KCPZRL Complete 10-Bit and 12-Bit, 25 MHz CCD Signal Processors
相關代理商/技術參數
參數描述
AD9942BBCZ 功能描述:IC PROCESSOR SGNL 14B 100CSPBGA RoHS:是 類別:集成電路 (IC) >> 專用 IC 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調幀器 應用:數據傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
AD9942BBCZRL 功能描述:IC PROCESSOR SGNL 14B 100CSPBGA RoHS:是 類別:集成電路 (IC) >> 專用 IC 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調幀器 應用:數據傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
AD9943 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 10-Bit and 12-Bit, 25 MHz CCD Signal Processors
AD9943KCP 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3V 32-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:10 BIT 25 MHZ LOW COST ANALOG FRONT END - Bulk
AD9943KCPRL 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3V 32-Pin LFCSP EP T/R
主站蜘蛛池模板: 民县| 卢龙县| 韶关市| 巨鹿县| 青冈县| 南通市| 寿光市| 莎车县| 镇沅| 唐海县| 开远市| 盐城市| 新晃| 库伦旗| 扶风县| 唐山市| 三河市| 南溪县| 陆丰市| 青铜峡市| 鹤庆县| 离岛区| 苏尼特左旗| 贵南县| 龙门县| 黎川县| 长寿区| 施甸县| 慈溪市| 湘潭县| 阿鲁科尔沁旗| 和平县| 曲靖市| 开封市| 西华县| 科尔| 崇仁县| 海阳市| 故城县| 行唐县| 潍坊市|