欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數(shù)資料
型號: ISP1761
廠商: NXP Semiconductors N.V.
英文描述: Hi-Speed Universal Serial Bus On-The-Go controller
中文描述: 高速通用串行總線和On - The - Go控制器
文件頁數(shù): 125/158頁
文件大小: 724K
代理商: ISP1761
9397 750 13258
Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Product data sheet
Rev. 01 — 12 January 2005
125 of 158
Philips Semiconductors
ISP1761
Hi-Speed USB OTG controller
When the PWRON bit in the Mode register is logic 1, the chip is powered. In such a case,
you do not need to issue the Unlock command because the microprocessor is powered
and therefore, the RD_N, WR_N and CS_N signals maintain their states.
When the PWRON bit is logic 0, the RD_N, WR_N and CS_N signals are floating because
the microprocessor is not powered. To protect the ISP1761 registers from being corrupted
during suspend, register write is locked when the chip goes into suspend. Therefore, you
need to issue the Unlock command to unlock the ISP1761 registers.
10.7.6
Interrupt Pulse Width register (R/W: 0280h)
Table 146
shows the bit description of the register.
10.7.7
Test Mode register (R/W: 0284h)
This 1 B register allows the firmware to set the DP and DM pins to predetermined states
for testing purposes. The bit allocation is given in
Table 147
.
Remark:
Only one bit can be set to logic 1 at a time.
[1]
The reserved bits should always be written with the reset value.
Table 145: Unlock Device register: bit description
Bit
Symbol
15 to 0
ULCODE[15:0]
Description
Unlock Code
: Writing data AA37h unlocks the internal registers
and FIFOs for writing, following a resume.
Table 146: Interrupt Pulse Width register: bit description
Bit
Symbol
Access Value
15 to 0 INTR_PULSE
_WIDTH[15:0
Description
Interrupt Pulse Width
: The interrupt signal pulse
width is configurable while it is in the pulse signaling
mode. The minimum pulse width is 3.33 ns when this
register is set to logic 1. The power-on reset value of
1Eh allows a pulse of 1
μ
s to be generated.
R/W
001Eh
Table 147: Test Mode register: bit allocation
Bit
7
Symbol
FORCEHS
Reset
0
Bus reset
0
Access
R/W
6
5
4
3
2
1
0
reserved
[1]
FORCEFS
0
0
R/W
PRBS
0
0
R/W
KSTATE
0
0
R/W
JSTATE
0
0
R/W
SE0_NAK
0
0
R/W
0
0
0
0
R/W
R/W
Table 148: Test Mode register: bit description
Bit
Symbol
7
FORCEHS
Description
Force High-Speed
: Logic 1
[1]
forces the hardware to the high-speed
mode only and disables the chirp detection logic.
reserved.
Force Full-Speed
: Logic 1
[1]
forces the physical layer to the full-speed
mode only and disables the chirp detection logic.
Logic 1
[2]
sets the DP and DM pins to toggle in a predetermined
random pattern.
6 to 5
4
-
FORCEFS
3
PRBS
相關(guān)PDF資料
PDF描述
ISP1761BE Hi-Speed Universal Serial Bus On-The-Go controller
ISP1761ET Hi-Speed Universal Serial Bus On-The-Go controller
ISP2100A Telecommunication IC
ISP2100BN4 Microprocessor
ISP2300 Controller Miscellaneous - Datasheet Reference
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISP1761BE 功能描述:USB 接口集成電路 USB HS OTG CTRLR RoHS:否 制造商:Cypress Semiconductor 產(chǎn)品:USB 2.0 數(shù)據(jù)速率: 接口類型:SPI 工作電源電壓:3.15 V to 3.45 V 工作電源電流: 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:WLCSP-20
ISP1761BE,518 功能描述:USB 接口集成電路 USB HS OTG CONTROLLER RoHS:否 制造商:Cypress Semiconductor 產(chǎn)品:USB 2.0 數(shù)據(jù)速率: 接口類型:SPI 工作電源電壓:3.15 V to 3.45 V 工作電源電流: 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:WLCSP-20
ISP1761BE,551 功能描述:USB 接口集成電路 DO NOT USE ORDER -T OR NO "-" RoHS:否 制造商:Cypress Semiconductor 產(chǎn)品:USB 2.0 數(shù)據(jù)速率: 接口類型:SPI 工作電源電壓:3.15 V to 3.45 V 工作電源電流: 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:WLCSP-20
ISP1761BE,557 功能描述:USB 接口集成電路 USB HS OTG CTRLR RoHS:否 制造商:Cypress Semiconductor 產(chǎn)品:USB 2.0 數(shù)據(jù)速率: 接口類型:SPI 工作電源電壓:3.15 V to 3.45 V 工作電源電流: 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:WLCSP-20
ISP1761BE518 制造商:ST-Ericsson 功能描述:IC CONTROLLER USB OTG 128LQFP
主站蜘蛛池模板: 乐平市| 龙游县| 乌鲁木齐县| 延边| 宁阳县| 洪雅县| 永济市| 霸州市| 台东市| 阿勒泰市| 凤翔县| 吉木乃县| 皋兰县| 和平县| 深州市| 崇州市| 安义县| 腾冲县| 大埔县| 望都县| 武隆县| 霍林郭勒市| 西畴县| 福海县| 登封市| 贵阳市| 怀远县| 宣恩县| 盐边县| 康定县| 城步| 蓝田县| 前郭尔| 白沙| 二手房| 新营市| 勃利县| 湛江市| 莱西市| 白山市| 沙雅县|