欧美成人免费电影,国产欧美一区二区三区精品酒店,精品国产a毛片,色网在线免费观看

參數資料
型號: MPC9772
廠商: Motorola, Inc.
英文描述: 3.3V 1:12 LVCMOS PLL Clock Generator
中文描述: 3.3 1:12的LVCMOS PLL時鐘發生器
文件頁數: 9/16頁
文件大小: 238K
代理商: MPC9772
MPC9772
TIMING SOLUTIONS
9
MOTOROLA
MPC9772 Individual Output Disable (Clock Stop) Circuitry
The individual clock stop (output enable) control of the
MPC9772 allows designers, under software control, to
implement power management into the clock distribution
design. A simple serial interface and a clock stop control logic
provides a mechanism through which the MPC9772 clock
outputs can be individually stopped in the logic ‘0' state: The
clock stop mechanism allows serial loading of a 12-bit serial
input register. This register contains one programmable clock
stop bit for 12 of the 14 output clocks. The QC0 and QFB
outputs cannot be stopped (disabled) with the serial port.
The user can program an output clock to stop (disable) by
writing logic ‘0' to the respective stop enable bit. Likewise, the
user may programmably enable an output clock by writing logic
‘1' to the respective enable bit. The clock stop logic enables or
disables clock outputs during the time when the output would be
in normally in logic low state, eliminating the possibility of short
or ‘runt' clock pulses.
The user can write to the serial input register through the
STOP_DATA input by supplying a logic ‘0' start bit followed
serially by 12 NRZ disable/enable bits. The period of each
STOP_DATA bit equals the period of the free-running
STOP_CLK signal. The STOP_DATA serial transmission
should be timed so the MPC9772 can sample each
STOP_DATA bit with the rising edge of the free-running
STOP_CLK signal. (See Figure 5.)
Figure 5. Clock Stop Circuit Programming
STOP_CLK
STOP_DATA
START
QA0
QA1
QA2
QA3
QB0
QB1
QB2
QB3
QC1
QC2
QC3
QSYNC
相關PDF資料
PDF描述
MPC9893 Low Voltage PLL Intelligent Dynamic Clock (IDCS) Switch
MPC99J93 Intelligent Dynamic Clock Switch (IDCS) PLL Clock Driver
MPD-425V 250W DC-DC POWER SUPPLY INPUT RANGE: 40~57VDC
MPE-902M SWITCHING POWER SUPPLY
MPF102G JFET VHF Amplifier
相關代理商/技術參數
參數描述
MPC9772AE 功能描述:鎖相環 - PLL 2.5 3.3V 250MHz Clock Generator RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
MPC9772AER2 功能描述:時鐘發生器及支持產品 FSL 1-12 LVCMOS PLL Clock Generator, xta RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-56
MPC9772FA 功能描述:鎖相環 - PLL 3.3V 240MHz Clock Generator RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
MPC9772FAR2 功能描述:時鐘發生器及支持產品 FSL 1-12 LVCMOS PLL Clock Generator, xta RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-56
MPC9773 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:3.3 V 1:12 LVCMOS PLL Clock Generator
主站蜘蛛池模板: 濮阳市| 郸城县| 淮北市| 平和县| 丰都县| 永川市| 潮安县| 宜阳县| 岳普湖县| 红河县| 乳山市| 尖扎县| 黎川县| 旬邑县| 铁岭县| 南乐县| 渝北区| 曲靖市| 环江| 乌海市| 伊川县| 荣成市| 漳州市| 阳东县| 遂川县| 三门峡市| 五莲县| 泉州市| 张家港市| 昌江| 尼木县| 阳朔县| 新建县| 高雄市| 临澧县| 修水县| 德令哈市| 靖安县| 玛曲县| 敦化市| 云南省|